February 1984 Revised February 1999 # MM74HCT138 3-to-8 Line Decoder ### **General Description** The MM74HCT138 decoder utilizes advanced silicon-gate CMOS technology, and are well suited to memory address decoding or data routing applications. Both circuits feature high noise immunity and low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL logic. The MM74HCT138 have 3 binary select inputs (A, B, and C). If the device is enabled these inputs determine which one of the eight normally HIGH outputs will go LOW. Two active LOW and one active HIGH enables (G1, G2A and G2B) are provided to ease the cascading decoders. The decoders' output can drive 10 low power Schottky TTL equivalent loads and are functionally and pin equivalent to the 74LS138. All inputs are protected from damage due to static discharge by diodes to $\rm V_{CC}$ and ground. MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug-in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs. #### **Features** - TTL input compatible - Typical propagation delay: 20 ns - Low quiescent current: 80 µA maximum (74HCT Series) - Low input current: 1 µA maximum - Fanout of 10 LS-TTL loads ## **Ordering Code:** | Order Number | Package Number | Package Description | |---------------|----------------|------------------------------------------------------------------------------| | MM74HCT138M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | MM74HCT138SJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | MM74HCT138MTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | MM74HCT138N | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ## **Connection Diagram** ## Pin Assignments for DIP, SOIC, SOP and TSSOP DATA OUTPUTS ## **Truth Table** | Inputs | | | | | | | Out | puts | | | | | |--------|----------------|--------|---|---|----|----|-----|------|----|----|----|----| | Enable | | Select | | | | | | | | | | | | G1 | G2<br>(Note 1) | С | В | Α | Y0 | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 | | Х | Н | Х | Χ | Х | Н | Н | Н | Н | Н | Н | Н | I | | L | Χ | Х | Χ | Χ | Н | Н | Н | Н | Н | Н | Н | Н | | Н | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | | Н | L | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | | Н | L | L | Н | L | Н | Н | L | Н | Н | Н | Н | Н | | Н | L | L | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | | Н | L | Н | L | L | Н | Н | Н | Н | L | Н | Н | Н | | Н | L | Н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | | Н | L | Н | Н | L | Н | Н | Н | Н | Н | Н | L | Н | | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | H = HIGH Level L = LOW Level X = Don't Care Note 1: $\overline{G2} = \overline{G2A} + \overline{G2B}$ ## Logic Diagram ## **Absolute Maximum Ratings**(Note 2) (Note 3) | Supply Voltage (V <sub>CC</sub> ) | -0.5 to +7.0V | |---------------------------------------------------------------|----------------------------| | DC Input Voltage (V <sub>IN</sub> ) | $-1.5$ to $V_{CC}$ +1.5V | | DC Output Voltage (V <sub>OUT</sub> ) | $-0.5$ to $V_{CC}$ $+0.5V$ | | Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> ) | ±20 mA | | DC Output Current, per pin (I <sub>OUT</sub> ) | ±25 mA | | DC V <sub>CC</sub> or GND Current, per pin (I <sub>CC</sub> ) | ±50 mA | | Storage Temperature Range (T <sub>STG</sub> ) | -65°C to +150°C | | Power Dissipation (Pp) | | Power Dissipation (P<sub>D</sub>) (Note 4) S.O. Package only Lead Temperature (T<sub>L</sub>) (Soldering 10 seconds) 260°C ## Recommended Operating Conditions | | Min | Max | Units | |-----------------------------------------------|----------|-----------|---------| | Supply Voltage (V <sub>CC</sub> ) | 4.5 | 5.5 | V | | DC Input or Output Voltage | | | | | (V <sub>IN</sub> , V <sub>OUT</sub> ) | 0 | $V_{CC}$ | V | | Operating Temperature Range (T <sub>A</sub> ) | -40 | +85 | °C | | Input Rise or Fall Times | | | | | $(t_r, t_f)$ | | 500 | ns | | Note 2: Absolute Maximum Ratings are those | values b | eyond whi | ch dam- | age to the device may occur. Note 3: Unless otherwise specified all voltages are referenced to ground. Note 4: Power Dissipation temperature derating — plastic "N" package: – 12 mW/°C from 65°C to 85°C. ## **DC Electrical Characteristics** $V_{CC} = 5V \pm 10\%$ (unless otherwise specified) | Symbol | Parameter | Conditions | T <sub>A</sub> = 25°C | | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | T <sub>A</sub> = -55 to 125°C | Units | |-----------------|--------------------|-----------------------------------------------------|-----------------------|-----------------------|--------------------------------------------|-------------------------------|-------| | | | Conditions | Тур | | Guaranteed L | | | | V <sub>IH</sub> | Minimum HIGH Level | | | 2.0 | 2.0 | 2.0 | V | | | Input Voltage | | | | | | | | V <sub>IL</sub> | Maximum LOW Level | | | 0.8 | 0.8 | 0.8 | V | | | Input Voltage | | | | | | | | V <sub>OH</sub> | Minimum HIGH Level | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | Output Voltage | $ I_{OUT} = 20 \mu A$ | $V_{CC}$ | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.1 | V | | | | $ I_{OUT} = 4.0 \text{ mA}, V_{CC} = 4.5 \text{V}$ | 4.2 | 3.98 | 3.84 | 3.7 | V | | | | $ I_{OUT} = 4.8 \text{ mA}, V_{CC} = 5.5 \text{V}$ | 5.2 | 4.98 | 4.84 | 4.7 | V | | V <sub>OL</sub> | Maximum LOW Level | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | Voltage | $ I_{OUT} = 20 \mu A$ | 0 | 0.1 | 0.1 | 0.1 | V | | | | $ I_{OUT} = 4.0 \text{ mA}, V_{CC} = 4.5 \text{V}$ | 0.2 | 0.26 | 0.33 | 0.4 | V | | | | $ I_{OUT} = 4.8 \text{ mA}, V_{CC} = 5.5 \text{V}$ | 0.2 | 0.26 | 0.33 | 0.4 | V | | I <sub>IN</sub> | Maximum Input | $V_{IN} = V_{CC}$ or GND, | | ±0.1 | ±1.0 | ±1.0 | μΑ | | | Current | V <sub>IH</sub> or V <sub>IL</sub> | | | | | | | Icc | Maximum Quiescent | $V_{IN} = V_{CC}$ or GND | | 8.0 | 80 | 160 | μΑ | | | Supply Current | $I_{OUT} = 0 \mu A$ | | | | | | | | | V <sub>IN</sub> = 2.4V or 0.5V (Note 5) | | 0.3 | 0.4 | 0.5 | mA | 600 mW 500 mW Note 5: This is measured per input pin. All other inputs are held at V<sub>CC</sub> or ground. ## **AC Electrical Characteristics** $T_A$ = 25°C, $V_{CC}$ = 5.0V, $t_r$ = $t_f$ = 6 ns, $C_L$ = 15 pF (unless otherwise specified) | Symbol | Parameter | Conditions | Тур | Guaranteed<br>Limit | Units | |------------------|---------------------------------------------------|------------|-----|---------------------|-------| | t <sub>PHL</sub> | Maximum Propagation Delay, A, B, or C to Output | | 20 | 35 | ns | | t <sub>PLH</sub> | Maximum Propagation Delay, A, B, or C to Output | | 13 | 25 | ns | | t <sub>PHL</sub> | Maximum Propagation Delay, G1 to Y Output | | 14 | 25 | ns | | t <sub>PLH</sub> | Maximum Propagation Delay, G1 to Y Output | | 13 | 25 | ns | | t <sub>PHL</sub> | Maximum Propagation Delay, G2A or G2B to Y Output | | 17 | 30 | ns | | t <sub>PLH</sub> | Maximum Propagation Delay, G2A or G2B to Y Output | | 13 | 25 | ns | ### **AC Electrical Characteristics** $\rm V_{CC} = 5V \pm 10\%, \, C_L = 50$ pF, $\rm t_r = t_f = 6$ ns (unless otherwise specified) | Symbol | Parameter | Conditions | T <sub>A</sub> = | 25°C | T <sub>A</sub> = -40 to 85°C | Units | | |-------------------------------------|---------------------------|------------|------------------|------|------------------------------|--------|----| | Oymboi | i arameter | Conditions | Тур | | Guaranteed L | Ullits | | | t <sub>PHL</sub> | Maximum Propagation Delay | | 24 | 40 | 50 | 60 | ns | | | A, B, or C to Output | | | | | | | | t <sub>PLH</sub> | Maximum Propagation Delay | | 18 | 30 | 38 | 45 | ns | | | A, B, or C to Output | | | | | | | | t <sub>PHL</sub> | Maximum Propagation Delay | | 17 | 30 | 38 | 45 | ns | | | G1 to Y Output | | | | | | | | t <sub>PLH</sub> | Maximum Propagation Delay | | 20 | 30 | 38 | 45 | ns | | | G1 to Y Output | | | | | | | | t <sub>PHL</sub> | Maximum Propagation Delay | | 23 | 35 | 43 | 52 | ns | | | G2A or G2B to Y Output | | | | | | | | t <sub>PLH</sub> | Maximum Propagation Delay | | 18 | 30 | 38 | 45 | ns | | | G2A or G2B to Y Output | | | | | | | | t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output | | | 15 | 19 | 22 | ns | | | Rise and Fall Time | | | | | | | | C <sub>IN</sub> | Input Capacitance | | | 5 | 10 | 10 | pF | | C <sub>PD</sub> | Power Dissipation | | 55 | | | | pF | | | Capacitance | (Note 6) | | | | | | Note 6: $C_{PD}$ determines the no load dynamic power consumption, $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption, $I_S = C_{PD} \ V_{CC} \ f + I_{CC}$ . 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC16 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com