# MN66279RSC

# 1. Type

Signal processing LSI for CDs (Compact Discs)

#### 2. Overview

MN662790RSC is a signal processing LSI for CDs which is applicable to 4x-speed playback. It incorporates optical servo (focus, tracking and traverse servos) processing function, digital signal processing function (EFM demodulation and error correction), digital servo processing function for spindle motor, a digital filter and D/A converter. All the processing functions after the head amplifier (RF amplifier) are incorporated into a single chip. In addition, it incorporates clock generation and error correction circuits to increase the playability and is applicable to video CD playback.

#### 3. Functions and features

#### (Optical servo)

- Focus (Fo), tracking (Tr) and traverse (TRV) servos
- $(f_{S}: Fo=44.1 \text{ kHz}, Tr=44.1 \text{ kHz})$
- Automatic adjustment functions (Fo/Tr gain, Fo/Tr offset, Fo/Tr balance)
- On-chip D/A converter for drive voltage output
- Provided with a countermeasure for dropout
- · Provided with anti-shock function
- · Provided with track cross detecting function
- · On-chip track cross counter

(Digital signal processing)

- Containing DSL and PLL
- · Provided with a frame synchronous detection/protection/interpolation
- Subcode data processing
  - Q-data CRC check
  - On-chip Q-data register
- CD-TEXT interface function
  - On-chip CD-TEXT register (144 bits  $\times$  2)
- CIRC error correction
  - C1 decoder : double error correction
  - C2 decoder : triple error correction, quadruple error correction
  - On-chip de-interleaving 16K RAM
- Audio data interpolation processing
  - 4-sampling average value interpolation and previous value hold
- Digital attenuation (256 levels)
- Soft attenuation (256 levels)
- Soft muting
- Digital audio interface (EIAJ format)
- Audio data serial interface (Input/Output)
- · Microcomputer serial interface
- General-purpose I/O port (4 pins)
- · Audio data peak level detection function

(Spindle motor servo)

- CLV digital servo
- Servo gain setting function

#### (Audio Circuit)

- 8x-oversampling digital filter
- On-chip D/A converter (1-bit DAC)
- On-chip differential OP amp (2nd-order low-pass filter)

(Others)

- 4x-speed playback
- Disc rotation synchronizing playback (jitter-free) function (4x-speed±50 %)
- Oscillation stop mode
- Power management mode
- Playback pitch control function

#### 4. Package

80-pin quad flat package (LQFP080-P-1414A)



Figure 1 Pin Assignment

# 5. Block diagram



# 6. Pin descriptions

|     | _                 |     | D' (                 |                                                                                                                           |                                                                 |  |  |
|-----|-------------------|-----|----------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--|--|
| No. | Symbol            | I/O | Pin for<br>5-V input | Function                                                                                                                  |                                                                 |  |  |
| 1   | BCLK              | 0   |                      | Bit clock output for SRDATA                                                                                               |                                                                 |  |  |
| 2   | LRCK              | 0   |                      | L/R identification signal output                                                                                          |                                                                 |  |  |
| 3   | SRDATA            | 0   |                      | Serial data output                                                                                                        |                                                                 |  |  |
| 4   | DV <sub>DD1</sub> | Ι   |                      | Power supply for digital circuits                                                                                         |                                                                 |  |  |
| 5   | DV <sub>SS1</sub> | Ι   |                      | Ground for digital circuits                                                                                               |                                                                 |  |  |
| 6   | ТХ                | 0   |                      | Digital audio interface output signal                                                                                     |                                                                 |  |  |
| 7   | MCLK              | Ι   | 0                    | Microcomputer command clock signal input<br>(Latches the data at a rising edge)                                           |                                                                 |  |  |
| 8   | MDATA             | Ι   | 0                    | Microcomputer command data signal input                                                                                   |                                                                 |  |  |
| 9   | MLD               | Ι   | 0                    | Microcomputer command load signal input L: Load                                                                           |                                                                 |  |  |
| 10  | SENSE             | 0   |                      | Sense signal output (OFT, FESL, ACEND, A                                                                                  | AJEND, SFG)                                                     |  |  |
| 11  | FLOCK             | 0   |                      | Focus servo pull-in signal (L: Pull-in status)                                                                            |                                                                 |  |  |
| 12  | TLOCK             | 0   |                      | Tracking servo pull-in signal                                                                                             | (L: Pull-in status)                                             |  |  |
| 13  | BLKCK             | 0   |                      | Subcode block clock signal<br>At command execution: CD-TEXT data read                                                     | (f <sub>BLKCK</sub> =75 Hz)<br>ding enable signal (DQSY) output |  |  |
| 14  | SQCK/<br>GIO0     | Ι   | 0                    | At default value:External clock inpuAt command execution:General-purpose I/OIn CD-TEXT 2 mode:Clock input for TEX         | •                                                               |  |  |
| 15  | SUBQ              | 0   |                      | Subcode Q-data output<br>In CD-TEXT 2 mode: TEXT data output                                                              |                                                                 |  |  |
| 16  | DMUTE             | Ι   | 0                    | Muting input                                                                                                              | H: Mute                                                         |  |  |
| 17  | STAT              | 0   |                      | Status signal (CRC, STCNT, CLVS, TTSTC<br>SENSE, FLOCK, TLOCK, rotating speed da<br>In CD-TEXT 3 mode: Subcode Q and TEXT | ata, FCLV, SUBQ, SYFLG)                                         |  |  |
| 18  | RST               | Ι   | 0                    | Reset input                                                                                                               | L: Reset                                                        |  |  |
| 19  | SMCK              | 0   |                      | 8.4672-MHz clock signal output at MSEL=<br>4.2336-MHz clock signal output at MSEL=                                        |                                                                 |  |  |
| 20  | CSEL              | Ι   | 0                    | Oscillation frequency selection pin                                                                                       | H: 33.8688 MHz<br>L: 16.9344 MHz                                |  |  |

| No. | Symbol           | I/O | Pin for<br>5-V input | Fu                                                                      | inction                     |
|-----|------------------|-----|----------------------|-------------------------------------------------------------------------|-----------------------------|
| 21  | TEST2            | 0   |                      | TEST pin 2                                                              | Normal: OPEN                |
| 22  | TVD              | 0   |                      | Traverse drive output                                                   |                             |
| 23  | PC               | 0   |                      | Spindle motor ON signal output                                          | L: ON (default)             |
| 24  | ECM              | 0   |                      | Spindle motor drive signal (Forced m                                    | node output) 3-state output |
| 25  | ECS              | 0   |                      | Spindle motor drive signal (Servo err                                   | or signal output)           |
| 26  | VDETMON          | 0   |                      | Vibration detection monitor output                                      |                             |
| 27  | TRD              | 0   |                      | Tracking drive output                                                   |                             |
| 28  | FOD              | 0   |                      | Focus drive output                                                      |                             |
| 29  | V <sub>REF</sub> | Ι   |                      | Reference voltage for D/A output stag<br>(TVD, ECS, TRD, FOD, FBAL, TBA |                             |
| 30  | FBAL             | 0   |                      | Focus balance adjustment output                                         |                             |
| 31  | TBAL             | 0   |                      | Tracking balance adjustment output                                      |                             |
| 32  | FE               | Ι   |                      | Focus error signal input                                                | (Analog input)              |
| 33  | TE               | Ι   |                      | Tracking error signal input                                             | (Analog input)              |
| 34  | RFENV            | Ι   |                      | RF envelope signal input                                                | (Analog input)              |
| 35  | TEST3            | Ι   |                      | TEST pin 3                                                              | Normal: Fixed to "L"        |
| 36  | OFT              | Ι   |                      | Off track signal input                                                  | H: Off track                |
| 37  | TRCRS            | Ι   |                      | Track cross signal input                                                | (Analog input)              |
| 38  | RFDET            | Ι   |                      | RF detection signal input                                               | L: Detection                |
| 39  | BDO              | Ι   |                      | Dropout signal input                                                    | H: Dropout                  |
| 40  | LDON             | 0   |                      | Laser ON signal output                                                  | H: ON                       |
| 41  | PLLF2            | I/O |                      | Selector pin for PLL loop filter charac                                 | cteristics                  |
| 42  | DSLBDA           | 0   |                      | DSL balance output (D/A output)                                         |                             |
| 43  | WVEL             | 0   |                      | 2x-speed status signal output                                           | L: 2x-speed                 |
| 44  | ARF              | Ι   |                      | RF signal input                                                         |                             |

| No. | Symbol            | I/O | Pin for<br>5-V input | Function                                                                                                                                                                                                                                                                     |
|-----|-------------------|-----|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 45  | I <sub>REF</sub>  | I   |                      | Reference current input pin                                                                                                                                                                                                                                                  |
| 46  | DRF               | Ι   |                      | Bias pin for DSL                                                                                                                                                                                                                                                             |
| 47  | DSLF              | I/O |                      | DSL loop filter pin                                                                                                                                                                                                                                                          |
| 48  | PLLF              | I/O |                      | PLL loop filter pin                                                                                                                                                                                                                                                          |
| 49  | VCOF              | I/O |                      | VCO loop filter pin                                                                                                                                                                                                                                                          |
| 50  | AV <sub>DD2</sub> | Ι   |                      | Power supply for analog circuits<br>(For DSL, PLL, D/A output stage and A/D)                                                                                                                                                                                                 |
| 51  | AV <sub>SS2</sub> | Ι   |                      | Ground for analog circuits (For DSL, PLL, D/A output stage and A/D)                                                                                                                                                                                                          |
| 52  | EFM/<br>CK384     | 0   |                      | At IOSEL = H: EFM signal output<br>At IOSEL = L: 16.9344-MHz clock output for crystal oscillation<br>384f <sub>S</sub> output for signal processing (VCO clock output in jitter-free<br>operation)<br>(Select crystal oscillation or signal processing with command setting) |
| 53  | PCK/<br>DSLB      | 0   |                      | PLL extraction clock output or DSL balance output (PWM output)<br>(f <sub>PCK</sub> =4.3218 MHz)                                                                                                                                                                             |
| 54  | VCOF2             | I/O |                      | VCO loop filter pin for the digital servo clock generation at 33.8688 MHz<br>The external circuit is required for crystal oscillation at 16.9344 MHz.                                                                                                                        |
| 55  | SUBC              | 0   |                      | Subcode serial output<br>In CD-TEXT 1 mode: TEXT data output                                                                                                                                                                                                                 |
| 56  | SBCK              | Ι   | 0                    | Clock input for subcode serial output<br>In CD-TEXT 1 mode: Clock input for TEXT data reading                                                                                                                                                                                |
| 57  | V <sub>SS</sub>   | Ι   |                      | Ground for oscillation circuit                                                                                                                                                                                                                                               |
| 58  | X1                | Ι   |                      | Crystal oscillation circuit input pin (f=16.9344 MHz, 33.8688 MHz)                                                                                                                                                                                                           |
| 59  | X2                | 0   |                      | Crystal oscillation circuit output pin (f=16.9344 MHz, 33.8688 MHz)                                                                                                                                                                                                          |
| 60  | V <sub>DD</sub>   | Ι   |                      | Power supply for oscillation circuit                                                                                                                                                                                                                                         |
| 61  | BYTCK/<br>TRVSTP  | 0   |                      | At IOSEL = H: Byte clock signal output<br>At IOSEL = L: Traverse stop signal output H: STOP mode                                                                                                                                                                             |
| 62  | GIO1/<br>CLDCK    | 0   |                      | At default value:General-purpose I/O portAt command execution:Subcode frame clock signal output (f <sub>CLDCK</sub> =7.35 kHz)                                                                                                                                               |
| 63  | GIO2/<br>FCLK     | 0   |                      | At default value:General-purpose I/O portAt command execution:Crystal frame clock signal output (f <sub>FCLK</sub> =7.35 kHz)                                                                                                                                                |
| 64  | IPFLAG            | 0   |                      | Interpolation flag signal output H: Interpolation                                                                                                                                                                                                                            |
| 65  | FLAG              | 0   |                      | Flag signal output                                                                                                                                                                                                                                                           |

| No. | Symbol            | I/O | Pin for<br>5-V input | Fu                                                                                                                                | nction                                                        |                                             |  |  |
|-----|-------------------|-----|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------|--|--|
| 66  | CLVS              | 0   |                      | Spindle servo phase synchronous status signal output H: CLV<br>L: Rough servo                                                     |                                                               |                                             |  |  |
| 67  | CRC               | 0   |                      | At default value: Subcode CRC chec                                                                                                | At default value: Subcode CRC check result output H: OK L: NG |                                             |  |  |
| 68  | DEMPH             | 0   |                      | De-emphasis detecting signal output                                                                                               |                                                               | H: ON                                       |  |  |
| 69  | RESY/<br>FLAG6    | 0   |                      | H: Synchronous                                                                                                                    |                                                               |                                             |  |  |
| 70  | IOSEL             | Ι   |                      | Mode selector pin                                                                                                                 |                                                               |                                             |  |  |
| 71  | TEST              | Ι   |                      | Test pin                                                                                                                          | (Normal: H)                                                   |                                             |  |  |
| 72  | AV <sub>DD1</sub> | Ι   |                      | Power supply for analog circuits                                                                                                  | (For audio outp<br>(Commonly us                               | put stage)<br>ed for L-ch and R-ch)         |  |  |
| 73  | OUTL              | 0   |                      | L-ch audio output                                                                                                                 |                                                               |                                             |  |  |
| 74  | AV <sub>SS1</sub> | Ι   |                      | Ground for analog circuits (For audio output stage)<br>(Commonly used for L-ch and R-c                                            |                                                               |                                             |  |  |
| 75  | OUTR              | 0   |                      | R-ch audio output                                                                                                                 |                                                               |                                             |  |  |
| 76  | RSEL/<br>GIO3     | Ι   | 0                    | When the bi<br>When the bi<br>At command execution: General-pur                                                                   | blarity is specified                                          | RSEL=H.<br>RSEL=L.<br>with command setting. |  |  |
| 77  | V <sub>CC5V</sub> | Ι   | 0                    | 5-V power supply applied to pins for                                                                                              | 5-V input                                                     |                                             |  |  |
| 78  | PSEL              | Ι   | 0                    | At IOSEL = H: Test pin<br>At IOSEL = L: SRDATA input                                                                              | (Normal: L)                                                   |                                             |  |  |
| 79  | MSEL              | Ι   | 0                    | At IOSEL = H: SMCK pin output fre<br>H: SMCK = 8.4<br>L: SMCK = 4.2<br>At IOSEL= L: LRCK input<br>H: L-ch data, L<br>SMCK = Fixed | 672 MHz<br>336 MHz<br>:: R-ch data                            | in                                          |  |  |
| 80  | SSEL              | Ι   | 0                    | L: CLDCK syn<br>At IOSEL = L: BCLK input                                                                                          | er working mode                                               |                                             |  |  |

# 7. Function description (Table of contents)

| 7-0. Contents of functions amended from MN662748             | —————————————————————————————————————— |
|--------------------------------------------------------------|----------------------------------------|
| 7-0 (1) Digital servo section                                | P 10                                   |
| 7-0 (2) Signal processing section                            | P 11                                   |
| 7-0 (3) Digital filter (DF) and D/A converter (DAC) sections | P 12                                   |
| 7-0 (4) The whole system                                     | P 12                                   |
| 7-1. Microcomputer interface                                 | —————————————————————————————————————— |
| 7-1 (1) List of microcomputer commands                       | P 15                                   |
| 7-1 (2) Initialization                                       | P 19                                   |
| 7-1 (3) Data setting for servos                              | P 21                                   |
| 7-1 (4) Data setting in signal processing section            | P 45                                   |
| 7-1 (5) Automatic adjustment                                 | P 57                                   |
| 7-2. I/O timing                                              | —————————————————————————————————————— |
| 7-2 (1) Serial data output                                   | P 58                                   |
| 7-2 (2) Serial data output with de-emphasis function ON      | P 59                                   |
| 7-2 (3) Serial data input format                             | P 59                                   |
| 7-2 (4) Subcode interface                                    | P 61                                   |
| 7-2 (5) EDATA error rate monitor function                    | P 65                                   |
| 7-2 (6) CD-TEXT interface                                    | P 66                                   |
| 7-2 (7) Digital PLL setting                                  | P 70                                   |
| 7-2 (8) Video CD setting                                     | P 71                                   |
| 7-2 (9) Digital audio interface Bit V control                | P 71                                   |
| 7-2 (10) Audio output MUTE                                   | P 71                                   |
| 7-2 (11) Error correction                                    | P 72                                   |

(1/8, 1/4, 1/32, 1/16)

(N: Fixed to 2)

(5.4 Hz, 2.6 Hz)

(0 mute only)

(Fixed to ON)

(0 mute only)

(Type A only)

## 7-0. Contents of functions amended from MN662748

#### 7-0 (1) Digital servo section

- 1) Initialization
  - $\bigcirc$  Initialization with SYS command after the standby time (0.1 s) preset by the on-chip timer has elapsed

#### 2) Automatic adjustment

- · Abolishment of Tr offset external feedback adjustment
- Fo/Tr offset adjustments batch processing only
- Setting of the convergence gain for Fo balance adjustment
- · Abolishment of Tr rough gain adjustment with TROFF
- · Selection of the convergence conditions for Tr balance adjustment
- O Hunting preventive function in Fo balance adjustment
- 3) Servo
  - © Servo sampling frequency: 44.1 kHz
  - O Vibration detection with software
  - TRV dead-zone amplifier mode selectable
  - Unified Tr servo output (TRD and KICK)
  - Unified TRV servo output (TVD and TRV)
  - TVD output gain selectable
  - Fo servo filter Z<sup>-N</sup> setting
  - · Selecting Fo servo dropout processing
  - · Selecting Fo disc detecting frequency
  - Tr servo output stage noise shaver ON/OFF
  - Selecting Tr servo dropout processing
  - · Selecting TRV loop filter
  - Smoothing TRV servo output
  - OFT input noise filter turned ON/OFF with a command
  - © Setting of high-speed Fo pull-in operation when turning Fo ON from OFF state
  - © Setting of dropout processing during KICK operation
  - <sup>O</sup> Trigger function at vibration detection
  - Abolishment of Fo servo's perfect integral and limited characteristics selection (Perfect integral characteristic only)
  - Abolishment of Tr servo's perfect integral and limited characteristics selection (Perfect integral characteristic only)
  - Change of servo parameter exponent part format (FEXP, TEXP)
- 4) Access
  - · TCNT (track count move) processing with software
  - Outputting TRD during TCNT (track count move) (0 only)
- 5) DTMS, DTSM
  - Possible to set Tr gain constant limiter arbitrarily for initial Tr gain constant and Tr fine gain adjustments
  - Possible to set Fo gain constant limiter arbitrarily for initial Fo gain constant and Fo fine gain adjustments
  - O Possible to set band-pass filter constants and a detecting level for vibration detection

# 7-0 (2) Signal processing section

- 1) Signal processing over the system
  - Applicable for VIDEO CDs
  - $\bigcirc$  Error correction method
    - Selectable between double (C1) and triple (C2) corrections, and double (C1) and quadruple (C2) corrections
    - C1 flag discrimination condition at C2 correction selectable
  - O PLL circuit for VIDEO CDs (Digital PLL)

#### Other functions

- $\bigcirc$  Audio interpolation processing 4-sampling interpolation
- O Addition of CD-TEXT output format 4 mode
- $\bigcirc$  Peak data output function (Same as the specification for MN662780)
- $\bigcirc$  Audio output level attenuation function
- $\bigcirc$  Pitch control function (±50 % of 1x-, 2x- and 4x-speed)
- $\bigcirc$  Error flag counting function (selectable between FLAG0 and IPFLAG)
- © TX output generation from audio DAC external input data (Conventional method is also selectable)

#### 2) DSL, PLL

- $\bigcirc$  PLLF current selection mode ( $\times 1$ ,  $\times 0.75$ ,  $\times 0.5$ ,  $\times 1.25$ )
- $\bigcirc$  PLL frequency dividing function
- $\bigcirc$  Digital PLL control
- $\bigcirc$  Charge pump current adjusting function
- 3) Digital audio interface (TX)
  ③ Bit V control of TX output
  ③ Generation of TX output from DF input data
- 4) Spindle servo
   ◎ CLV synchronization establishment detecting flag

# 7-0 (3) Digital filter (DF) and D/A converter (DAC) sections

- Newly added digital filter calculation constants
  1-bit D/A converter
- 7-0 (4) The whole system
  - O PMCK and PLAY pins eliminated
  - $\bigcirc$  V<sub>CC5V</sub> pin for 5-V input added
  - $\bigcirc$  3.3-V operation of internal circuit
  - O Digital input pins for 5-V input

# Setting the LSI Operation Mode by the IOSEL Pin





# 7-1. Microcomputer interface

Each mode can be set by inputting the 16-bit data (D15 to 0) and 8-bit command (B7 to 0) starting from the MSB in 3 inputs of MDATA, MCLK and MLD at the timing as shown in Figure 7-1-1.



Figure 7-1-1

Table 7-1-1 (1)

# 7-1 (1) List of microcomputer commands

# (1-1) Servo processor

| Control                      |    |    |    | MD | ATA    |        |        |        | Court of     | Providence                                                | SENSE          | _       | At    | CI.     |
|------------------------------|----|----|----|----|--------|--------|--------|--------|--------------|-----------------------------------------------------------|----------------|---------|-------|---------|
| Target                       | B7 | B6 | В5 | B4 | B3     | B2     | B1     | B0     | Symbol       | Function                                                  | output         | Data    | reset | Chapter |
| Initiali-<br>zation          | 1  | 1  | 1  | 1  | 0<br>0 | 1<br>1 | 0<br>1 | 1<br>0 | SYS          | System setting<br>RESERVED                                | SFG            | 16 bits |       |         |
| Automatic<br>adjust-<br>ment | 1  | 1  | 1  | 1  | 0<br>1 | 1<br>0 | 1<br>0 | 1<br>0 | ABC1<br>ADA  | Fo balance adjustment<br>Stopping automatic<br>adjustment | AJEND<br>AJEND |         |       |         |
|                              |    |    |    |    | 1      | 0      | 0      | 1      | AOC          | Offset adjustment<br>(Fo, Tr)                             | AJEND          | —       |       |         |
|                              |    |    |    |    | 1      | 0<br>0 | 1      | 0      | ADCO         | RESERVED                                                  |                |         |       |         |
|                              |    |    |    |    | 1<br>1 | 1      | 1<br>0 | 1<br>0 | ABC2<br>AGC1 | Tr balance adjustment<br>Fo rough gain<br>adjustment      | AJEND<br>AJEND | _       |       |         |
|                              |    |    |    |    | 1      | 1      | 0      | 1      | AGC2         | Tr rough gain<br>adjustment                               | AJEND          | —       |       |         |
|                              |    |    |    |    | 1      | 1      | 1      | 0      | FAGC         | Fo fine gain adjustment                                   | AJEND          | —       |       |         |
|                              |    |    |    |    | 1      | 1      | 1      | 1      |              |                                                           | AJEND          | _       |       |         |
| Data                         | 1  | 1  | 1  | 1  | 0      | 0      | 1      | 0      | DTMS         | Data write                                                | WTEND          | 16 bits |       |         |
| setting                      |    |    |    |    | 0      | 1      | 0      | 0      | DTSM         | Data read                                                 | DATA           | 8 bits  |       |         |
| Optical                      | 1  | 1  | 1  | 0  | 0      | 0      | 0      | 0      | STB          | Standby                                                   | OFT            | —       | 0     |         |
| servo                        |    |    |    |    | 0      | 0      | 0      | 1      |              | RESERVED                                                  |                |         |       |         |
|                              |    |    |    |    | 0      | 0      | 1      | 0      | DDT          | Disc detection                                            | FESL           |         |       |         |
|                              |    |    |    |    | 0      | 0      | 1      | 1      | TOF          | Fo ON, Tr OFF                                             | FESL           | _       |       |         |
|                              |    |    |    |    | 0<br>0 | 1<br>1 | 0<br>0 | 0 1    | PLY<br>PLY2  | Fo ON, Tr ON<br>Fo ON, Tr ON                              | OFT<br>OFT     |         |       |         |
|                              |    |    |    |    | 0      | 1      | 0      | 1      | PL12         | (TRVSTP disabled)                                         | OFI            |         |       |         |
| TRV                          | 1  | 1  | 1  | 0  | 1      | 0      | 0      | 0      | TVS          | TRV stop                                                  |                |         | 0     |         |
| servo                        |    | 1  | 1  | Ū  |        | 0      |        | 1      | 115          | RESERVED                                                  |                |         |       |         |
|                              |    |    |    |    | 1      | 0      | 1      | 0      | TVF          | TRV forward feed                                          | No change      | _       |       |         |
|                              |    |    |    |    | 1      | 0      | 1      | 1      | TVR          | TRV reverse feed                                          | 0              | _       |       |         |
|                              |    |    |    |    | 1      | 1      | 0      | 0      | TVP          | TRV play                                                  |                |         |       |         |
| Access                       | 1  | 1  | 1  | 1  | 0      | 0      | 0      | 0      | ACA          | Stopping access operation                                 | ACEND          |         |       |         |
|                              |    |    |    |    | 0      | 0      | 0      | 1      | KICK         | Kick                                                      | ACEND          | 16 bits |       |         |
|                              |    |    |    |    | 0      | 0      | 1      | 1      | TCNT         | Track count move                                          | ACEND          | 16 bits |       |         |

SDD00025AEM

# (1-2) Signal processing

Table 7-1-1 (2)

| Control<br>Target               | MDATA |    |    |    | - Symbol Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                         | Data                                                                          | At                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Chapter                                       |                                                                                                                                                                                                                                                                                          |                                                                                                                       |       |   |
|---------------------------------|-------|----|----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------|---|
| Target                          | B7    | B6 | B5 | B4 | B3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | B2                                                                                      | B1                                                                            | B0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                               |                                                                                                                                                                                                                                                                                          |                                                                                                                       | reset | 1 |
| Spindle                         | 0     | 0  | 0  | 1  | $\begin{array}{c}1\\0\times\times\times\times\times\times\end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $\times$<br>1<br>0<br>$\times$<br>$\times$<br>$\times$<br>$\times$                      | $\times$<br>$\times$<br>$\times$<br>0<br>1<br>1                               | $\left  \begin{array}{c} \times \\ \times \\ \times \\ 0 \\ 1 \\ 0 \\ 1 \end{array} \right $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | TTON<br>TTOFF<br>STOP<br>ACC<br>BRAKE<br>PLAY | RESERVED<br>RESERVED<br>Turntable ON (H)<br>Turntable OFF (L)<br>Free-running<br>Acceleration<br>Deceleration<br>Normal play                                                                                                                                                             |                                                                                                                       | 0     |   |
| TX<br>output<br>Audio<br>output | 0     | 0  | 1  | 0  | $\begin{array}{c}1\\0\\\times\\\times\\\times\\\times\\\times\\\times\\\end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $\begin{array}{c} \times \\ \times \\ 1 \\ 0 \\ \times \\ \times \\ \times \end{array}$ | $\begin{array}{c} \times \\ \times \\ \times \\ 0 \\ 0 \\ 1 \\ 1 \end{array}$ | $\begin{array}{c} \times \\ \times \\ \times \\ 0 \\ 1 \\ 0 \\ 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                               | Digital I/F Bit C (28) SET<br>Digital I/F Bit C (28) RESET<br>Digital I/F Bit C (29) SET<br>Digital I/F Bit C (29) RESET<br>Normal output (0dB)<br>Soft muting<br>Digital attenuation<br>Soft attenuation                                                                                |                                                                                                                       | 0     |   |
| Audio<br>output                 | 0     | 0  | 1  | 1  | $\begin{array}{c} \times \\ \times \\ \times \\ \times \\ 0 \\ 0 \\ 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $\begin{array}{c} 0 \\ 1 \\ \times \\ \times \\ \times \\ \times \\ \times \end{array}$ | $\begin{array}{c} \times \\ 0 \\ 1 \\ \times \\ \times \end{array}$           | $\begin{array}{c} \times \\ \times \\ \times \\ 0 \\ 1 \\ 0 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | NOS<br>DOS                                    | WVEL=L Normal-speed playback<br>WVEL=H 2x-speed playback<br>LRCK signal (R-ch=L, L-ch=H)<br>LRCK signal (R-ch=H, L-ch=L)<br>Audio mode (I)<br>Audio mode (I)<br>CD-ROM mode                                                                                                              |                                                                                                                       | 0     |   |
| TX<br>output                    | 0     | 1  | 0  | 0  | $egin{array}{c} 0 \ 1 \ 	imes \ 	ime$ | $\times$<br>$\times$<br>0<br>1                                                          | 0<br>0<br>0<br>0                                                              | 0<br>0<br>0<br>0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                               | TX pin output enabled<br>TX pin output disabled ("L" is fixed)<br>Digital I/F category code = CD mode<br>Digital I/F category code = general mode                                                                                                                                        | <br>                                                                                                                  | 0     |   |
|                                 | 0     | 1  | 0  | 0  | 0<br>0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>1<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1                                          | 0<br>1<br>1<br>0<br>1<br>1<br>0<br>1<br>1<br>0<br>1                           | $     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     1 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\     0 \\    $ |                                               | Audio output control (I)<br>Digital/Audio I/F control<br>General-purpose I/O port control<br>Spindle control<br>Audio output control (II)<br>Audio output control (III)<br>CLV speed setting<br>RESERVED<br>DSL and PLL controls (I)<br>DSL and PLL controls (II)<br>Digital PLL control | 16 bits<br>16 bits |       |   |

| Table 7-1-1 | (3) |
|-------------|-----|
|-------------|-----|

| Control                   |        |        | ]      | MD     | ATA                                                           |                                                          |                                                          |                                                                    |        | Function                                                                                                                                                                                                                                                                                                                               |                   | At                                                               | ai      |
|---------------------------|--------|--------|--------|--------|---------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------|---------|
| Target                    | B7     | B6     | B5     | B4     | B3                                                            | B2                                                       | B1                                                       | B0                                                                 | Symbol | i unction                                                                                                                                                                                                                                                                                                                              | Data              | reset                                                            | Chapter |
| SRDATA<br>Audio<br>output | 0<br>0 | 1<br>1 | 0<br>1 | 1<br>0 |                                                               | .3 to<br>.7 to                                           |                                                          |                                                                    |        | Attenuation level (lower 4 bits)<br>Attenuation level (upper 4 bits)                                                                                                                                                                                                                                                                   |                   | $\begin{array}{cccc} 0 & 0 & 0 & 0 \\ 0 & 1 & 0 & 0 \end{array}$ |         |
| STAT<br>pin<br>output     | 0      | 1      | 1      | 1      | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>1<br>1<br>1 | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>0<br>0<br>0 | 0<br>0<br>1<br>1<br>1<br>0<br>0<br>1<br>1<br>0<br>0<br>1 | 0<br>1<br>0<br>1<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0 |        | STAT output CRC<br>STAT output STCNT<br>STAT output CLVS<br>STAT output TTSTOP<br>(during TTOFF)<br>STAT output JCLVS<br>(during TTON)<br>STAT output SQOK<br>STAT output SQOK<br>STAT output disc rotating speed<br>STAT output disc rotating speed<br>STAT output FCLV<br>STAT output SUBQ<br>STAT output SYFLG<br>STAT output EDATA | 3 bits<br>16 bits | 0                                                                |         |

#### • <u>SENSE signal</u>

SENSE signal can be monitored through STAT pin. The meaning of SENSE signal varies with the input command. The meanings are described below.

| OFT   | Off-track input signal is output as it is.                                                                                                                                                                                     |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FESL  | It is set to "H" when the absolute value of the focus error signal amplitude exceeds 30 [LSB] by executing the disc detecting command.                                                                                         |
| ĀCEND | It is set to "L" when the access terminates and the pull-in operation of the tracking servo starts.                                                                                                                            |
| AJEND | It is set to "L" when automatic adjustment terminates.                                                                                                                                                                         |
| WTEND | It is set to "L" when data write terminates normally.                                                                                                                                                                          |
| DATA  | The contents of the RAM of the specified address is output beginning with MSB by inputting MCLK a minimum of 50 ms after MLD is set to "L" with the data read command, DTSM, sent out for data reading. Refer to Figure 7-1-4. |



Figure 7-1-2 Switching of SENSE output

# 7-1 (2) Initialization

After clearing  $\overline{RST}$ , the system waits for a data write command (DTMS) and SYS command.

 After clearing RST, execute the data write command first. The data write command is composed of the following three bytes, which is different from the regular format (see page 22).

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | $S \in T = X \times X \times X$         | $\times \times \times 1$ (B)      |
|-----|-----|-----|-----|-----|-----|----|----|-----------------------------------------|-----------------------------------|
| D7  | D6  | D5  | D4  | D3  | D2  | D1 | D0 | $V S E T = \times \times \times \times$ | $\times \times \times \times$ (B) |
| B7  | B6  | B5  | B4  | В3  | B2  | B1 | B0 | $DTMS = 1 \ 1 \ 1 \ 1$                  | 0010 (B)                          |

That is, SET0 (various system settings) data is stored in the upper 8 bits of the 16-bit data, and VSET (anti-vibration mode selection) data is stored in the lower 8 bits.

2) After the data write command (DTMS) is processed, the SENSE signal (WTEND) is set to "L" and it is in the standby status for the SYS command.

Unlike conventional models, no system settings are possible with the SYS command. This is due to the expansion of the DTMS/DTSM functions. Execute the following command, however, after checking that the SENSE signal is set to "L". This is for the protocol assurance of the SENSE signal with the mechanical controller.

When the SYS command MDATA 1111 0101 is accepted, the SENSE signal is set to "H" and processing of the SYS command starts. When the processing completes, the SENSE signal is set to "L" to enter the normal operation loop.

Table 7-1-2 indicates the default values of system setting. The default value of each item is changeable with the DTMS command.

#### Note)

If the data write command (DTMS) is not executed within 743 ms after starting the standby status for the data write command (DTMS) and the SYS command, the system setting is performed with the default value and enters the normal operation loop.

Be aware that initial SET0 data and VSET data are written in a special format that is entirely different from the format used for writing usual data. In initial setting, SET0 and VSET are set at the same time only by sending a 3-byte command once, while in normal write, SET0 and VSET are set separately using a 3-byte command.

Timing chart is shown in Figure 7-1-3.



Figure 7-1-3 Timing chart in initial setting

※ A 0.1-s standby time is not necessary to send the DTMS command and the SYS command after reset clearance. To ensure system stability after turning on the power, send the DTMS command and the SYS command after SENSE is set to "H".

Table 7-1-2

| Item                                                                                                                                                                                                                                                                                                                                                      | Default value                                                                                                                                                                                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Gain for tracking variable gain amp<br>Gain for focus variable gain amp<br>Output amplitude for focus search<br>Fail-safe value for tracking servo<br>Standby time after track count move<br>Traverse drive constant<br>Traverse drive dead-zone<br>Optical servo<br>Traverse servo<br>2x-speed mode<br>Spindle servo<br>TX pin output<br>STAT pin output | $\begin{array}{c} +6 \ [dB] \\ +12 \ [dB] \\ \pm22 \ [LSB] \\ \pm72 \ [LSB] \\ 50 \ [ms] \\ 2 \\ \pm24 \ [LSB] \\ \\ Standby \\ Stop \\ NOS \\ Turntable \ OFF \\ STOP \ (Free-running) \\ Enabled \\ CRC \ output \end{array}$ |

Note) To obtain the waveform shown in the above timing chart, the MLD pulse width should be 10  $\mu$ s or less. If it is more than the value, SENSE clear ("H"  $\rightarrow$  "L") by the SYS command in the above timing may not be performed.

# 7-1 (3) Data setting for servos

#### [1] Data write (DTMS)

Various features can be achieved by writing various characteristics of the optical servo

system from an external microcomputer to this LSI.

DTMS command is used to write the data such as servo parameters.

#### (Applications)

- (A) Setting of automatic adjustment value
- (B) Setting of the optical servo loop characteristics including the characteristics for anti-vibration
- (C) Setting of gain crossover for the optical servo loop
- (D) Mode selection for anti-vibration
- (E) Various system settings
- (F) Various settings for optical servo system

#### (MDATA format)

| D 7 | D 6 | D 5 | D4  | D 3 | D 2 | D1  | D0  |     |   | : Data                      |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|---|-----------------------------|
|     | A 7 | A 6 | A 5 | A4  | A 3 | A 2 | A 1 | A 0 |   | : Address (Label specified) |
|     |     | 1   | 1   | 1   | 1   | 0   | 0   | 1   | 0 | : Command (DTMS)            |

Note)

- Use the DTMS command in the STANDBY or PLAY mode.
- If you write data successively, wait at least 50 µs after each data writing so that the microcomputer finishes DSP processing and becomes ready for writing next data.

#### [2] Data read (DTSM)

• This LSI can read out the parameters such as automatic adjustment results of the optical servo with the DTSM command.

(MDATA format)



(Data output format)

Input an address and a command, and after a lapse of 50 µs or more since setting MLD=L, input MCLK, thus enabling to read data from STAT pin. (SENSE output)



Note) Perform either in the STANDBY or PLAY mode.

(List of DTMS addresses)

Table 7-1-3 (1)

| Address (HEX)<br>(A7 to A0) | Label           | Label Application                                                               |    |
|-----------------------------|-----------------|---------------------------------------------------------------------------------|----|
| 0 0                         | FG0             | Focus gain automatic adjustment value in normal-speed mode (for setting use)    |    |
| 0 1                         | $F \in X P 0$   | Focus gain automatic adjustment value in normal-speed mode (for setting use)    | 25 |
| 02                          | FBAL            | Focus balance automatic adjustment value                                        | 25 |
| 03                          | FOFS            | Focus offset automatic adjustment value                                         | 25 |
| 04                          | TG0             | Tracking gain automatic adjustment value in normal-speed mode (for setting use) | 25 |
| 05                          | $T \to X \to 0$ | Tracking gain automatic adjustment value in normal-speed mode (for setting use) | 25 |
| 06                          | TBAL            | Tracking balance automatic adjustment value                                     | 25 |
| 07                          | TOFS            | Tracking offset automatic adjustment value                                      | 25 |
| 08                          | FC              | Focus phase compensation constant                                               | 26 |
| 09                          | FR              | Focus low-band compensation constant                                            | 26 |
| 0 A                         | ТС              | Tracking phase compensation constant                                            | 26 |
| 0 B                         | ΤR              | Tracking low-band compensation constant                                         | 26 |
| 0 C                         | F C 2           | Focus phase compensation constant at vibration                                  | 26 |
| 0 D                         | F R 2           | Focus low-band compensation constant at vibration                               | 26 |
| 0 E                         | T C 2           | Tracking phase compensation constant at vibration                               | 26 |
| 0 F                         | T R 2           | Tracking low-band compensation constant at vibration                            | 26 |
| 1 0                         | GSET            | Gain crossover setting                                                          | 28 |
| 1 1                         | VSET            | Mode selection for anti-vibration                                               | 29 |
| 1 2                         | SET0            | Various system settings                                                         | 31 |
| 13                          | SET1            | Various system settings                                                         | 32 |
| 14                          | SET2            | Various system settings                                                         | 33 |
| 15                          | S E T 5         | Various system settings                                                         | 35 |
| 16                          | FES             | Focus gain disturbance amplitude                                                | 25 |
| 17                          | ΤΕS             | Tracking gain disturbance amplitude                                             | 25 |
| 18                          | CRAM2           | Focus search amplitude                                                          | 38 |
| 19                          | SD              | Search direction                                                                | 38 |
| 1 A                         | ΚS              | Kick speed / Kick brake timing                                                  | 39 |
| 1 B                         | ΤVG             | Traverse gain constant in tracking brake operation                              | 40 |
| 1 C                         | CRAM3           | Fail-safe value for tracking servo                                              | 38 |
| 1 D                         | CRAM4           | Tracking balance disturbance adjustment value                                   | 38 |
| 1 E                         | SET3            | Various system settings                                                         | 34 |
| 1 F                         | DED0            | Traverse drive dead-zone                                                        | 40 |

| Table  | 7-1-3 | (2) |
|--------|-------|-----|
| 1 4010 | 115   | (4) |

| Address (HEX)<br>(A7 to A0) | Label           | Application                                                         | Reference page |
|-----------------------------|-----------------|---------------------------------------------------------------------|----------------|
| 2 D                         | F G 2           | Focus gain constant mantissa part at vibration (for setting use)    | 30             |
| 2 E                         | F E X P 2       | Focus gain constant exponent part at vibration (for setting use)    | 30             |
| 3 5                         | T G 2           | Tracking gain constant mantissa part at vibration (for setting use) | 30             |
| 36                          | $T \to X \to 2$ | Tracking gain constant exponent part at vibration (for setting use) | 30             |
| 39                          | GLF1            | Focus gain constant upper limit mantissa part                       | 43             |
| 3 A                         | GLF 2           | Focus gain constant upper limit exponent part                       | 43             |
| 3 B                         | GLF3            | Focus gain constant lower limit mantissa part                       | 43             |
| 3 C                         | GLF4            | Focus gain constant lower limit exponent part                       | 43             |
| 3 D                         | GLT1            | Tracking gain constant upper limit mantissa part                    | 43             |
| 3 E                         | G L T 2         | Tracking gain constant upper limit exponent part                    | 43             |
| 3 F                         | GLT3            | Tracking gain constant lower limit mantissa part                    | 43             |
| 4 0                         | GLT4            | Tracking gain constant lower limit exponent part                    | 43             |
| 49                          | SETKC           | Track count and KICK noise elimination width                        | 40             |
| 4 A                         | SETTB           | Various system settings                                             | 36             |
| 4 B                         | KCCNT           | Inverted pulse width with tracking brake and servo control          | 41             |
|                             |                 | turned on                                                           |                |
|                             |                 | Initial accelerating time with tracking brake turned on             | 41             |
| 6 1                         | РDК             | Convergence gain setting in fine gain adjustment                    | 42             |
| 78                          | КІСК            | KICK output level in normal operation                               | 41             |
| 79                          | T R V           | Traverse output level                                               | 41             |
| 7 A                         | K I C K 2       | KICK output level when servo is pulled in                           | 41             |
| 7 B                         | VSLT            | Vibration detecting level mantissa part                             | 42             |
| 7 C                         | ΡΗSU            | Number of disturbance waves setting in fine gain adjustment         | 42             |
| 8 0                         | _               | Focus and tracking gains setting for normal gain                    | 37             |
| 8 1                         | _               | Focus and tracking gains setting for forced gain-up                 | 37             |
| AA                          | _               | Software reset                                                      | 37             |

X Do not write illegal data in any of the above addresses, otherwise the existing data in the address is overwritten and the operation of this LSI is not guaranteed.

# (A) Setting of automatic adjustment value

| FG0<br>FEXP0<br>FBAL<br>FOFS<br>FES | (Focus gain mantissa part)<br>(Focus gain exponent part)<br>(Focus balance adjustment value)<br>(Focus offset adjustment value)<br>(Disturbance amplitude in focus<br>gain adjustment)<br>(Disturbance amplitude in | ,<br>,<br>, | TG0<br>TEXP0<br>TBAL<br>TOFS | (Tracking gain mantissa part)<br>(Tracking gain exponent part)<br>(Tracking balance adjustment value)<br>(Tracking offset adjustment value) |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| TES                                 | (Disturbance amplitude in tracking gain adjustment)                                                                                                                                                                 |             |                              |                                                                                                                                             |

Table 7-1-3 (3)

| Data<br>(D7 to D0)      | Address<br>(HEX)<br>(A7 to A0) | Command (HEX)<br>(B7 to B0) | Function                                                                                                                     | Setting<br>at reset |
|-------------------------|--------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------|
| D7 D6 D5 D4 D3 D2 D1 D0 | 00                             | F2                          | Focus gain constant (FG0)<br>(8-bit mantissa) (1 to 255)                                                                     | 128                 |
| D7 D6 D5 D4 D3 D2 D1 D0 | 01                             |                             | Focus gain constant (FEXP0)<br>(8-bit exponent) (16, 32, 64 and 128 only)                                                    | 32                  |
| D7 D6 D5 D4 D3 D2 D1 D0 | 02                             |                             | (Focus gain constant = mantissa / exponent)<br>Focus balance constant (FBAL)<br>(8-bit 2' s complement) (-128 to +127)       | 0                   |
| D7 D6 D5 D4 D3 D2 D1 D0 | 03                             |                             | Focus offset constant (FOFS)<br>(8-bit 2' s complement) (-128 to +127)                                                       | 0                   |
| D7 D6 D5 D4 D3 D2 D1 D0 | 04                             |                             | Tracking gain constant (TG0)<br>(8-bit mantissa) (1 to 255)                                                                  | 128                 |
| D7 D6 D5 D4 D3 D2 D1 D0 | 05                             |                             | Tracking gain constant (TEXP0)<br>(8-bit exponent) (16, 32, 64 and 128 only)                                                 | 64                  |
| D7 D6 D5 D4 D3 D2 D1 D0 | 06                             |                             | (Tracking gain constant = mantissa / exponent)<br>Tracking balance constant (TBAL)<br>(8-bit 2' s complement) (-128 to +127) | 0                   |
| D7 D6 D5 D4 D3 D2 D1 D0 | 07                             |                             | Tracking offset constant (TOFS)<br>(8-bit 2' s complement) (-128 to +127)                                                    | 0                   |
| D7 D6 D5 D4 D3 D2 D1 D0 | 16                             |                             | Disturbance amplitude in focus gain adjustment (FES)                                                                         | 85                  |
| D7 D6 D5 D4 D3 D2 D1 D0 | 17                             |                             | (1 to 127)<br>Disturbance amplitude in tracking gain<br>adjustment (TES)<br>(1 to 127)                                       | 85                  |

#### (B) Setting of the optical servo characteristics including the characteristics for anti-vibration

| • | Gain | constant |
|---|------|----------|
|---|------|----------|

| Focus gain mantissa part | FG   | Tracking gain mantissa part | TG   |
|--------------------------|------|-----------------------------|------|
| Focus gain exponent part | FEXP | Tracking gain exponent part | TEXP |

| Phase compensation and low-band compensation constant |    |                                         |    |  |  |  |  |  |
|-------------------------------------------------------|----|-----------------------------------------|----|--|--|--|--|--|
| Focus phase compensation constant                     | FC | Tracking phase compensation constant    | TC |  |  |  |  |  |
| Focus low-band compensation constant                  | FR | Tracking low-band compensation constant | TR |  |  |  |  |  |

The above eight constants can be set by writing 8-bit data (0 to 127) directly with the microcomputer command.

Structure



• f<sub>s</sub> of the focus system: 44.1 kHz

• f<sub>s</sub> of the tracking system: 44.1 kHz

( $f_s$  of the low-band compensation filter is 22.05 kHz.)

$$G(Z) = G\left\{\frac{1}{1-Z^{-1}} \times R + (1-C \times Z^{-N})\right\}$$

$$G = \frac{TG}{TEXP} \text{ or } \frac{FG}{FEXP} \qquad C = \frac{TC}{128} \text{ or } \frac{FC}{128}$$
$$R = \frac{TR}{2^{15}} \text{ or } \frac{FR}{2^{15}}$$

K=1

N in  $Z^{-N}$  can be replaced with : always 2 in case of the focus system. 1 in case of the tracking system. • Setting of loop filter constants

|    |                    |    |    |    |    |       |                                |                             | Table 7-1-3                                                                   | (4)                 |
|----|--------------------|----|----|----|----|-------|--------------------------------|-----------------------------|-------------------------------------------------------------------------------|---------------------|
|    | Data<br>(D7 to D0) |    |    |    |    |       | Address<br>(HEX)<br>(A7 to A0) | Command (HEX)<br>(B7 to B0) | Function                                                                      | Setting<br>at reset |
| D7 | D6                 | D5 | D4 | D3 | D2 | D1 D0 | 08                             | F2                          | Focus phase compensation constant :<br>FC (8-bit) (1 to 127)                  | 117                 |
| D7 | D6                 | D5 | D4 | D3 | D2 | D1 D0 | 09                             |                             | Focus low-band compensation constant :<br>FR (8-bit) (1 to 127)               | 64                  |
| D7 | D6                 | D5 | D4 | D3 | D2 | D1 D0 | 0A                             |                             | Tracking phase compensation constant:<br>TC (8-bit) (1 to 127)                | 122                 |
| D7 | D6                 | D5 | D4 | D3 | D2 | D1 D0 | 0B                             |                             | Tracking low-band compensation constant :<br>TR (8-bit) (1 to 127)            | 64                  |
| D7 | D6                 | D5 | D4 | D3 | D2 | D1 D0 | 0C                             |                             | Focus phase compensation constant at<br>vibration : FC2 (8-bit) (1 to 127)    | 117                 |
| D7 | D6                 | D5 | D4 | D3 | D2 | D1 D0 | 0D                             |                             | Focus low-band compensation constant at vibration : FR2 (8-bit) (1 to 127)    | 64                  |
| D7 | D6                 | D5 | D4 | D3 | D2 | D1 D0 | 0E                             |                             | Tracking phase compensation constant at vibration : TC2 (8-bit) (1 to 127)    | 122                 |
| D7 | D6                 | D5 | D4 | D3 | D2 | D1 D0 | 0F                             |                             | Tracking low-band compensation constant at vibration : TR2 (8-bit) (1 to 127) | 64                  |

#### (C) Setting of gain crossover for optical servo loop

Before performing focus and tracking automatic adjustments, gain crossover after automatic adjustment can be determined by writing data to the label name GSET (address: 10h) according to the table below. In the automatic gain adjustment, disturbance is input to the servo loop, and gain is increased or decreased according to the GSET setting after adjusting the gain so that the feedback gain at the frequency becomes 0 dB (gain crossover is equal to the frequency).

#### (Setting for focus system)

```
Table 7-1-3 (5)
```

| Data<br>(D7 to D0)                                    | Address (HEX)<br>(A7 to A0) | Command (HEX) | Function (*: Setting at reset)                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------------------|-----------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | 10                          | F2            | Focus gain at the frequency set at 750 Hz<br>Approx. value : -3.92 dB<br>Approx. value : -3.36 dB<br>Approx. value : -2.80 dB<br>Approx. value : -2.24 dB<br>Approx. value : -1.68 dB<br>Approx. value : -1.12 dB<br>Approx. value : -0.56 dB<br>* Approx. value : 0 dB<br>Approx. value : 0 dB<br>Approx. value : 1.05 dB<br>Approx. value : 2.11 dB<br>Approx. value : 3.16 dB<br>Approx. value : 5.27 dB<br>Approx. value : 6.32 dB<br>Approx. value : 7.37 dB<br>Approx. value : 8.43 dB |

#### (Setting for tracking system)

Table 7-1-3 (6)

| Data<br>(D7 to D0)                                    |                            |                                                                                    |                                       |                                                                                             |                                                                    | Address (HEX)<br>(A7 to A0) | Command (HEX) | Function (*: Setting at reset)                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------|----------------------------|------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 1<br>1<br>0<br>0<br>1<br>1 | D4<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0 | X X X X X X X X X X X X X X X X X X X | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X X<br>X X<br>X X<br>X X<br>X X<br>X X<br>X X<br>X X<br>X X<br>X X | 10                          | F2            | Tracking gain at the frequency set at 1 kHz<br>Approx. value : -3.92 dB<br>Approx. value : -3.36 dB<br>Approx. value : -2.80 dB<br>Approx. value : -2.24 dB<br>Approx. value : -1.68 dB<br>Approx. value : -1.12 dB<br>Approx. value : -0.56 dB<br>* Approx. value : 0 dB<br>Approx. value : 0 dB<br>Approx. value : 1.05 dB<br>Approx. value : 2.11 dB<br>Approx. value : 3.16 dB<br>Approx. value : 5.27 dB<br>Approx. value : 6.32 dB<br>Approx. value : 7.37 dB<br>Approx. value : 8.43 dB |

#### (D) Setting for anti-vibration (VSET)

The gain-up amount and gain-up time can be set when VDET=H. (VDET can be monitored through the VDETMON pin.)

Table 7-1-3 (7)

|   | Data<br>(D7 to D0)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Address (HEX)<br>(A7 to A0) | Command (HEX)<br>(B7 to B0) | Function (*: Setting at reset)                                                                                                                                                                                                                                                                                                                                                                     |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ť | X       X       X       X       D2       D1       D0         X       X       X       X       X       0       0       0         X       X       X       X       X       0       0       1         X       X       X       X       X       0       1       1         X       X       X       X       0       1       1         X       X       X       X       0       1       1         X       X       X       X       1       0       0         X       X       X       X       1       0       1                                                                                                                                                                                                                                       | 11                          | F2                          | Setting of the focus gain-up amount at vibration<br>Scale factor : $\times 1.0$ (0 dB)<br>Scale factor : $\times 1.125$ (+1.0 dB)<br>Scale factor : $\times 1.25$ (+1.9 dB)<br>Scale factor : $\times 1.375$ (+2.8 dB)<br>* Scale factor : $\times 1.5$ (+3.5 dB)<br>Scale factor : $\times 1.625$ (+4.2 dB)                                                                                       |
|   | X X X X X X 1 1 0<br>X X X X X X 1 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                             |                             | Scale factor : $\times 1.75$ (+4.9 dB)<br>Scale factor : $\times 2.0$ (+6.0 dB)                                                                                                                                                                                                                                                                                                                    |
|   | X       X       D5       D4       D3       X       X         X       X       0       0       0       X       X       X         X       X       0       0       1       X       X       X         X       X       0       1       1       X       X       X         X       X       0       1       0       X       X       X         X       X       0       1       1       X       X       X         X       X       0       1       1       X       X       X         X       X       1       0       0       X       X       X         X       X       1       0       1       X       X       X         X       X       1       1       0       X       X       X         X       X       1       1       1       X       X       X |                             |                             | Setting of the tracking gain-up amount at vibration<br>Scale factor : $\times 1.0$ (0 dB)<br>Scale factor : $\times 1.125$ (+1.0 dB)<br>Scale factor : $\times 1.25$ (+1.9 dB)<br>Scale factor : $\times 1.375$ (+2.8 dB)<br>Scale factor : $\times 1.5$ (+3.5 dB)<br>Scale factor : $\times 1.625$ (+4.2 dB)<br>Scale factor : $\times 1.75$ (+4.9 dB)<br>* Scale factor : $\times 2.0$ (+6.0 dB) |
|   | D7       D6       X       X       X       X       X       X         0       0       X       X       X       X       X       X       X         0       1       X       X       X       X       X       X       X         1       0       X       X       X       X       X       X       X         1       1       X       X       X       X       X       X       X                                                                                                                                                                                                                                                                                                                                                                      |                             |                             | Setting of the gain-up time at vibration<br>Time : 23.2 ms<br>Time : 46.4 ms<br>* Time : 92.9 ms<br>Time : 185.8 ms                                                                                                                                                                                                                                                                                |

Note) The gain-up amount set by VSET is valid only when FC2 or FR2 for the focus system or TC2 or TR2 for the tracking system is written after VSET setting.
 (No operation is performed to set servo parameters in the anti-vibration mode only by VSET setting.)

| The gain values can be over |                                |                                | Table                                                                                                                                       | 7-1-3 (8)                     |
|-----------------------------|--------------------------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| Data<br>(D7 to D0)          | Address<br>(HEX)<br>(A7 to A0) | Command<br>(HEX)<br>(B7 to B0) | Function                                                                                                                                    | Setting<br>values at<br>reset |
| D7 D6 D5 D4 D3 D2 D1D0      | 2D                             | F2                             | Focus gain constant at vibration (FG2)<br>(8-bit mantissa) (1 to 255)                                                                       | 128                           |
| D7 D6 D5 D4 D3 D2 D1D0      | 2E                             |                                | Focus gain constant at vibration (FEXP2)<br>(8-bit exponent) (16, 32, 64 and 128 only)<br>(Focus gain constant = mantissa / exponent)       | 32                            |
| D7 D6 D5 D4 D3 D2 D1D0      | 35                             |                                | Tracking gain constant at vibration (TG2)<br>(8-bit mantissa) (1 to 255)                                                                    | 128                           |
| D7 D6 D5 D4 D3 D2 D1D0      | 36                             |                                | Tracking gain constant at vibration (TEXP2)<br>(8-bit exponent) (16, 32, 64 and 128 only)<br>(Tracking gain constant = mantissa / exponent) | 64                            |

The gain values can be overwritten when VDET=H.

Note) Be aware that the gain set with VSET applies at the time of fine gain adjustment and writing data to the FC2, FR2, TC2 or TR2.

30

#### (E) Various system settings

#### (E)-1 SET0 setting

Table 7-1-3 (9)

| Data<br>(D7 to D0)                                                                                 | Address (HEX)<br>(A7 to A0) | Command (HEX)<br>(B7 to B0) | Function (*: Setting at reset)                                                                                      |
|----------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------|
| D3 D2<br>X X X X 0 0 0 1<br>X X X X 0 1 0 1                                                        | 12                          | F2                          | Setting of forced brake operation time<br>OFF<br>ON (5.8 ms)                                                        |
| X X X X 1 0 0 1<br>X X X X 1 1 0 1                                                                 |                             |                             | * ON (11.6 ms)<br>ON (23.2 ms)                                                                                      |
| D6 D4<br>X 0 X 0 X X 0 1<br>X 0 X 1 X X 0 1<br>X 1 X 0 X X 0 1<br>X 1 X 1 X X 0 1<br>X 1 X 1 X 0 1 | -                           |                             | Setting of convergence gain during tracking<br>balance adjustment<br>* × 1/2048<br>× 1/4096<br>× 1/1024<br>× 1/8192 |
| D5<br>X X 0 X X X 0 1<br>X X 1 X X X 0 1                                                           |                             |                             | Tracking balance adjustment output<br>* As usual<br>Inverted polarity                                               |
| D7<br>0 X X X X X 0 1<br>1 X X X X X 0 1                                                           |                             |                             | TVD output smoothing<br>* OFF<br>ON                                                                                 |

#### TVD output

Example of the TVD intermittent drive is as follows.



# (E)-2 SET1 setting

Table 7-1-3 (10)

| Data<br>(D7 to D0)                                                                                                                                                                                                                                                                                                                                                          | Address<br>(HEX)<br>(A7 to A0) | Command (HEX)<br>(B7 to B0) | Function (*: Setting at reset)                                                                                 |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------|
| D0<br>X X X X X X X 0<br>X X X X X X X 1                                                                                                                                                                                                                                                                                                                                    | 13                             | F2                          | TVD output at the time of kick pulse output in the<br>traverse stop condition<br>* TVD output<br>No TVD output |
| D1<br>X X X X X X 0 X<br>X X X X X X 1 X                                                                                                                                                                                                                                                                                                                                    |                                |                             | Pull-in method when turning focus ON from OFF state<br>* Conventional method<br>High-speed pull-in             |
| D2<br>X X X X X 0 X X<br>X X X X X 1 X X                                                                                                                                                                                                                                                                                                                                    |                                |                             | High-speed kickback ON/OFF<br>*ON<br>OFF                                                                       |
| D4<br>X X X 0 X X X X<br>X X X 1 X X X X                                                                                                                                                                                                                                                                                                                                    |                                |                             | Focus offset adjustment method<br>With vibration<br>* Without vibration                                        |
| D5<br>X X 0 X X X X X X<br>X X 1 X X X X X                                                                                                                                                                                                                                                                                                                                  |                                |                             | Focus offset adjustment method<br>* + direction (Same as MN66271)<br>- direction                               |
| D6         D3           X 0         X X         0         X X X           X 0         X X         1         X X X           X 1         X X         0         X X X           X 1         X X         0         X X X           X 1         X X         0         X X X           X 1         X X         1         X X X           X 1         X X         1         X X X |                                |                             | Standby time after TCNT<br>* 50 ms<br>100 ms<br>0 ms<br>10 ms                                                  |
| D7<br>0 X X X X X X X X<br>1 X X X X X X X X                                                                                                                                                                                                                                                                                                                                |                                |                             | DAC output limiter<br>(FABC, TABC) * OFF<br>ON                                                                 |

#### (E)-3 SET2 setting

Table 7-1-3 (11)

| Data<br>(D7 to D0)                                                               | Address<br>(HEX)<br>(A7 to A0) | Command (HEX)<br>(B7 to B0) | Function (*: Setting at reset)                                                                                                   |
|----------------------------------------------------------------------------------|--------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| D1 D0<br>X X X X X X 0 X<br>X X X X X X 1 0<br>X X X X X X 1 1                   | 14                             | F2                          | Traverse dead-zone amp<br>* Normal (Type A)<br>+ side only (Type B)<br>- side only (Type C)                                      |
| D2<br>X X X X X 0 X X<br>X X X X X 1 X X                                         |                                |                             | Tracking offset adjustment standby time<br>None<br>* 30 ms                                                                       |
| D3<br>X X X X 0 X X X<br>X X X X 1 X X X                                         |                                |                             | Convergence judgement condition for<br>tracking balance adjustment<br>* ±2 LSBs at TBAL output stage<br>±1 LSB at TE input stage |
| D5D4<br>X X 0 0 X X X X<br>X X 0 1 X X X X<br>X X 1 0 X X X X<br>X X 1 1 X X X X |                                |                             | Focus balance adjustment convergence gain<br>* 1/8<br>1/4<br>1/32<br>1/16                                                        |
| D6<br>X 0 X X X X X X<br>X 1 X X X X X X X                                       |                                |                             | Disc detection, focus rough gain adjustment<br>frequency<br>* 5.4 Hz<br>2.6 Hz                                                   |
| D7<br>0 X X X X X X X X<br>1 X X X X X X X X                                     |                                |                             | Traverse intermittent drive<br>* Output enabled<br>Output disabled                                                               |



Figure 1 Traverse dead-zone amp Type A Figure 2 Traverse dead-zone amp Type B Figure 3 Traverse dead-zone amp Type C

Note) Refer to 7-1 (4) (F)-6 for the DED0 setting.

## (E)-4 SET3 setting

Table 7-1-3 (12)

| Data<br>(D7 to D0)                                                                | Address<br>(HEX)<br>(A7 to A0) | Command (HEX)<br>(B7 to B0) | Function (*: Setting at reset)                                                                                                           |
|-----------------------------------------------------------------------------------|--------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| D1 D0<br>X X X X X X 0 0<br>X X X X X X 0 1<br>X X X X X X 1 0<br>X X X X X X 1 1 | 1E                             | F2                          | TVD gain variable<br>* 0 dB (×1.0)<br>3.5 dB (×1.5)<br>6.0 dB (×2.0)<br>-2.5 dB (×0.75)                                                  |
| D2<br>X X X X X 0 X X<br>X X X X X 1 X X                                          |                                |                             | Cancellation of focus balance adjustment<br>* Reset to the initial value at the start<br>of adjustment<br>The adjusting value is on hold |
| D3<br>X X X X 0 X X X<br>X X X X 1 X X X                                          |                                |                             | Tracking rough gain adjustment time<br>* 134 ms<br>319 ms                                                                                |
| D4<br>X X X 0 X X X X<br>X X X 1 X X X X                                          |                                |                             | Focus search mode<br>* As usual<br>Amplitude: 1/4                                                                                        |
| D5<br>X X 0 X X X X X<br>X X 1 X X X X X                                          |                                |                             | Offset readjustment after tracking fine gain<br>adjustment<br>* Performed automatically<br>Not performed                                 |
| D6<br>X 0 X X X X X X<br>X 1 X X X X X X X                                        |                                |                             | Focus balance adjustment output<br>* As usual<br>Inverted polarity                                                                       |
| D7<br>0 X X X X X X X X<br>1 X X X X X X X X                                      |                                |                             | Focus search frequency<br>* 1.3 Hz<br>2.6 Hz                                                                                             |

#### (E)-5 SET5 setting

Table 7-1-3 (13)

| Data<br>(D7 to D0)                                                                                                                                                                                                                      | Address<br>(HEX)<br>(A7 to A0) | Command (HEX)<br>(B7 to B0) | Function (*: Setting at reset)                                                                                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D1D0<br>X X X X X X 0 0<br>X X X X X X 0 1<br>X X X X X X 1 0<br>X X X X X X 1 1<br>D3D2<br>X X X X X 0 0 X X<br>X X X X 0 1 X X<br>X X X X 0 1 X X<br>X X X X 1 0 X X<br>X X X X 1 0 X X<br>X X X X 1 1 X X<br>D5D4<br>V 0 0 V V V V V | 15                             | F2                          | Setting of LPF 2nd stage constant C<br>3<br>4<br>* 5<br>6<br>Setting of LPF 1st stage constant B<br>3<br>4<br>* 5<br>6<br>Setting of HPF constant A<br>2                          |
| X X 0 0 X X X X<br>X X 0 1 X X X X<br>X X 1 0 X X X X<br>X X 1 1 X X X X                                                                                                                                                                |                                |                             | 3<br>4<br>* 5<br>6<br>Vibration detection level exponent part                                                                                                                     |
| D7D6<br>0 0 X X X X X X X<br>0 1 X X X X X X X<br>1 0 X X X X X X X<br>1 1 X X X X X X X                                                                                                                                                |                                |                             | $\begin{array}{c cccc} & \times 1 & \\ & \times 2 & \\ & \times 2 & \\ & \ast \times 4 & \\ & \times 8 & \\ & \times 8 & \\ & & & \\ \end{array} \text{ Note) Refer to 7-1 (4) }$ |



#### (E)-6 SETTB setting

Table 7-1-3 (14)

|                    | ata<br>to D0)            | Address<br>(HEX)<br>(A7 to A0) | Command (HEX)<br>(B7 to B0) | Function (*: Setting at reset)                                                                         |
|--------------------|--------------------------|--------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------|
| x x x x<br>x x x x |                          | 4A                             | F2                          | Tracking brake damping reinforcement<br>* Damping reinforcement mode 1<br>Damping reinforcement mode 2 |
| X X X X<br>X X X X | D1<br>X X 0 X<br>X X 1 X |                                |                             | Low-band compensation during tracking brake<br>operation<br>* Yes<br>No                                |
|                    | D2<br>X 0 X X<br>X 1 X X |                                |                             | Tracking brake timing<br>* Reference at 1/4-track-before<br>Reference at zero cross                    |
| XXXX               | D3<br>0 X X X<br>1 X X X |                                |                             | Dropout countermeasure during KICK operation<br>* No<br>Yes                                            |
| D5<br>X X 0 X      | X X X X<br>X X X X       |                                |                             | Brake timing countermeasure with OFT noise filter<br>turned on<br>* No<br>Yes                          |
|                    | X X X X<br>X X X X       |                                |                             | Hunting countermeasure for focus balance<br>adjustment<br>No<br>* Yes                                  |
|                    | X X X X<br>X X X X       |                                |                             | Tracking brake noise elimination<br>* Yes<br>No                                                        |

Damping Reinforcement

Damping is reinforced by changing the level of KICK pulses, which is set with the KICK2, with servo control turned on in KICK operation.

Mode 1: The inverted pulse in full brake speed control and servo control is set as KICK2. Mode 2: In addition to the condition in mode 1, the inverted pulse drive after the target track is passed is also set as KICK2.

 $\stackrel{~~}{\times}$  Refer to 7-1 (4) (F)-9 for the KICK pulse level setting.
### (E)-7 Software reset

The servo processing is initialized if data of AAh address is accessed. DSP processing starts with the first address.

#### Table 7-1-3 (15)

| Data<br>(D7 to D0) Address<br>(HEX)<br>(A7 to Address) |    | Command<br>(HEX)<br>(B7 to B0) | Function (*: Setting at reset)     |
|--------------------------------------------------------|----|--------------------------------|------------------------------------|
| X X X X X X X X X                                      | AA | F2                             | Software reset (Data is disabled.) |

#### (E)-8 Forced gain-up setting

The LSI can be in forced gain-up mode by accessing the data of 81h address. This mode is reset by accessing the data in 80h address.

#### Table 7-1-3 (16)

| Data<br>(D7 to D0)                    | Address<br>(HEX)<br>(A7 to A0) | Command<br>(HEX)<br>(B7 to B0) | Function (*: Setting at reset)                         |
|---------------------------------------|--------------------------------|--------------------------------|--------------------------------------------------------|
| X X X X X X X X X X X X X X X X X X X | 81                             | F2                             | Focus / tracking forced gain-up<br>(Data is disabled.) |
| X X X X X X X X X X X X X X X X X X X | 80                             |                                | Focus / tracking normal gain<br>(Data is disabled.)    |

Note) • The VDET monitor signal is not set to H when the forced gain-up command is issued.

- The status of the VDET can be monitored through the VDETMON pin.
- The output of the VDETMON pin varies from H to L when vibration is detected even in the forced gain-up mode. Then, this mode is not reset.

Table 7-1-3 (17)

## (F) Optical servo system setting

(F)-1 Focus search setting

| (-)                    |                     |                             |                                                                                                 |                     |
|------------------------|---------------------|-----------------------------|-------------------------------------------------------------------------------------------------|---------------------|
| Data (8 bits)          | Address<br>(8 bits) | Command (HEX)<br>(B7 to B0) | Function                                                                                        | Setting<br>at reset |
| 0 D6 D5 D4 D3 D2 D1 D0 | 18                  | F2                          | Focus search amplitude (CRAM2) setting<br>8-bit data (p-p) (40 to 127)                          | 45                  |
| D0                     | 19                  |                             | Focus search/disc detection direction (SD)<br>setting<br>8-bit data (0, 1)<br>(0: Reducing FOD) | 0                   |

Note 1) In focus search/disc detection direction setting, a value of SD will change automatically according to execution of a focus search/disc detection. Consequently, the values written by initial setting and DTMS may have changed when they are read out with DTSM. If you want to perform a focus search/disc detection from the same direction every time, it is necessary to set with DTMS every time before the focus search/disc detection.

To make SD settings, check the SD value with the DTSM so that no bit values other than the set bit value will change.

#### (F)-2 Setting of tracking servo fail-safe value (CRAM3)

Table 7-1-3 (18)

| Data (8 bits)          | Address<br>(8 bits) | Command (HEX)<br>(B7 to B0) | Function                                                                                                                                                                                | Setting<br>at reset |
|------------------------|---------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 0 D6 D5 D4 D3 D2 D1 D0 | 1C                  | F2                          | <ul><li>Fail-safe value clip level<br/>8-bit data (0 to 127)</li><li>Low-band component of drive output in the<br/>tracking brake mode is clipped at the specified<br/>value.</li></ul> | 72                  |

## (F)-3 Setting of disturbance amplitude (CRAM4) in tracking balance adjustment Table 7-1-3 (19)

| Data (8 bits)          | Address<br>(8 bits) | Command (HEX)<br>(B7 to B0) | Function                                                                                                                                                                                          | Setting<br>at reset |
|------------------------|---------------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| 0 D6 D5 D4 D3 D2 D1 D0 | 1D                  | F2                          | Disturbance amplitude (one side)<br>8-bit data (0 to 127)<br>Amplitude of the disturbance waves input in<br>the tracking balance adjustment is set.<br>Actual disturbance amplitude is 1/8×CRAM4. | 72                  |

#### (F)-4 KICK setting

Table 7-1-3 (20)

| Data (8 bits)       | Address<br>(8 bits) | Command (8 bits) | Function                                          | Setting<br>values at<br>reset |
|---------------------|---------------------|------------------|---------------------------------------------------|-------------------------------|
| X X X X D3 D2 D1 D0 | 1A                  | F2               | KICK speed (KS) setting<br>4-bit data (6 to 15)   | 6                             |
| D7 D6 D5 D4 X X X X |                     |                  | KICK brake timing setting<br>4-bit data (0 to 15) | 0                             |

• TE cycle in the speed control mode is determined by the KICK speed setting.



• KICK brake output timing delay time is set in the KICK brake timing setting. (1 count=22.6 µs delay) Setting value=0: No delay

[1/4-track-before Brake Mode] SETTB (address: 4Ah) D2=0

① When OFT is turned to "L" before reaching a position of 1/4 track











| (F)-5 | Traverse drive   | constant in | tracking | brake (TVG) | ) |
|-------|------------------|-------------|----------|-------------|---|
| (1)5  | ind to be and to | comotante m | undening |             | / |

Table 7-1-3 (21)

| Data (8 bits)       | Address<br>(8 bits) | Command (8 bits) | Function                                                                                                                                                           | Setting<br>at reset |
|---------------------|---------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| X X X X D3 D2 D1 D0 | 1B                  | F2               | Traverse drive constant<br>TVG (1 to 15)<br>Only in the tracking brake, traverse will be<br>driven with the traverse error multiplied by the<br>required constant. | 2                   |

## (F)-6 Traverse drive dead zone setting (DED0)

Table 7-1-3 (22)

| Data (8 bits)          | Address<br>(8 bits) | Command (8 bits) | Function                                                          | Setting<br>at reset |
|------------------------|---------------------|------------------|-------------------------------------------------------------------|---------------------|
| 0 D6 D5 D4 D3 D2 D1 D0 | 1F                  | F2               | Traverse drive dead zone setting (one<br>side)<br>DED0 (0 to 127) | 24                  |

(F)-7 TE noise elimination width setting at track count/kick (SETKC)

Table 7-1-3 (23)

| Data (8 bits)          | Address<br>(8 bits) | Command<br>(8 bits) | Function                                                                         | Setting<br>at reset |
|------------------------|---------------------|---------------------|----------------------------------------------------------------------------------|---------------------|
| 0 D6 D5 D4 D3 D2 D1 D0 | 49                  | F2                  | TE noise elimination width setting at<br>track counting/kick<br>SETKC (0 to 127) | 3                   |



When the TE gradient is inverted and reaches the level of the SETKC, braking completes.

| (F)-8 I | KICK pulse | width | setting | (KCCNT) |
|---------|------------|-------|---------|---------|
|---------|------------|-------|---------|---------|

| (F)-8 KICK pulse width sett | ing (KCCNT          | <b>)</b>                    | Table 7                                                                                                          | -1-3 (24)           |
|-----------------------------|---------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------|---------------------|
| Data (8 bits)               | Address<br>(8 bits) | Command (HEX)<br>(B7 to B0) | Function                                                                                                         | Setting<br>at reset |
| D7 D6 D5 D4 X X X X         | 4B                  | F2                          | Inverted pulse width during servo pull-in<br>operation in KICK operation.<br>(Set value $\times$ 22.6 + 11.3) µs | 1                   |
| X X X X D3 D2 D1 D0         |                     |                             | KICK pulse initial accelerating time (0 to 15)<br>(Set value $\times$ 22.6) µs                                   | 5                   |





| (F)-9 | KICK 1 | pulse le | evel set | tting (K | KICK | and | KICK2) |
|-------|--------|----------|----------|----------|------|-----|--------|
|-------|--------|----------|----------|----------|------|-----|--------|

| Table  | 7-1-3 | (25) |
|--------|-------|------|
| 1 auto | 1 1 5 | (23) |

| Data (8 bits)          | Address<br>(8 bits) | Command<br>(HEX)<br>(B7 to B0) | Function                                                                       | Setting<br>at reset |
|------------------------|---------------------|--------------------------------|--------------------------------------------------------------------------------|---------------------|
| 0 D6 D5 D4 D3 D2 D1 D0 | 78                  | F2                             | Setting KICK pulse level in normal operation<br>KICK (0 to 127)                | 84                  |
| 0 D6 D5 D4 D3 D2 D1 D0 | 7A                  |                                | Setting KICK pulse level during servo pull-in<br>operation<br>KICK2 (0 to 127) | 84                  |

| (F)-10 | Traverse output gain setting (TRV)    |
|--------|---------------------------------------|
| (1)10  | The office output guilt betting (TRV) |

Table 7-1-3 (26)

| Data (8 bits)          | Address<br>(8 bits) | Command<br>(HEX)<br>(B7 to B0) | Function                                       | Setting<br>at reset |
|------------------------|---------------------|--------------------------------|------------------------------------------------|---------------------|
| 0 D6 D5 D4 D3 D2 D1 D0 | 79                  | F2                             | Traverse output gain setting<br>TRV (0 to 127) | 95                  |

# Panasonic

Table 7-1-3 (27)

## (F)-11 VDET detecting level setting

| Data (8 bits)           | Address<br>(8 bits) | Command (HEX)<br>(B7 to B0) | Function                                                                                    | Setting<br>at reset |
|-------------------------|---------------------|-----------------------------|---------------------------------------------------------------------------------------------|---------------------|
| D7 D6 D5 D4 D3 D2 D1 D0 | 7B                  | F2                          | VDET detection TE threshold level setting<br>(mantissa part)<br>V <sub>SLT</sub> (1 to 255) | 57                  |



Threshold level exponent part (Refer to 7-1 (4) (E)-5.)

SET5 [D7, D6] threshold level

| 〔0, | 0] | $:\pm V_{SLT} 	imes 1$  |
|-----|----|-------------------------|
| 〔0, | 1) | $:\pm V_{SLT} 	imes 2$  |
| 〔1, | 0] | $:\pm V_{SLT} \times 4$ |
| [1, | 1) | $:\pm V_{SLT} \times 8$ |

| (F)-12 Number of disturbance waves in fine gain adjustment (PHS |
|-----------------------------------------------------------------|
|-----------------------------------------------------------------|

| Data (8 bits)           | Address<br>(8 bits) | Command (HEX)<br>(B7 to B0) | Function                                                                         | Setting<br>at reset |
|-------------------------|---------------------|-----------------------------|----------------------------------------------------------------------------------|---------------------|
| D7 D6 D5 D4 D3 D2 D1 D0 | 7C                  | F2                          | Number of disturbance waves in fine<br>gain adjustment(See Note.)PHSU (1 to 255) | 129                 |

Note) The convergence gain increases as the number of disturbance waves increases.

| (E) 12 | Setting of convergence | agin in fina | agin adjustment (   | DDV) |
|--------|------------------------|--------------|---------------------|------|
| (Г)-13 | Setting of convergence | gain in inne | gain aujustinent (. | PDA) |
|        |                        |              |                     |      |

## Table 7-1-3 (29)

Table 7-1-3 (28)

|                                                                    | Da                                                          | ta (8                                          | 3 bit                           | s)                                    |                                       |                                                 | Address<br>(8 bits) | Command (HEX)<br>(B7 to B0) | Function                                                                                                                                                             | Setting<br>at reset |
|--------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------|---------------------------------|---------------------------------------|---------------------------------------|-------------------------------------------------|---------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| X X<br>X X<br>X X<br>X X<br>X X<br>X X<br>X X<br>X X<br>X X<br>X X | X X<br>X X<br>X X<br>X X<br>X X<br>X X<br>X X<br>X X<br>X X | X<br>X<br>X                                    | X<br>X<br>X<br>X<br>X<br>X<br>X | D2<br>0<br>0<br>0<br>1<br>1<br>1<br>1 | D1<br>0<br>1<br>1<br>0<br>0<br>1<br>1 | D0<br>0<br>1<br>0<br>1<br>0<br>1<br>0<br>1<br>0 | 61                  | F2                          | Convergence gain in Fo fine gain adjustment<br>$\times$ 1<br>$\times$ 2<br>$*$ $\times$ 4<br>$\times$ 8<br>$\times$ 16<br>$\times$ 32<br>$\times$ 64<br>$\times$ 128 | 66                  |
| D7 D0<br>0 0<br>0 1<br>0 1<br>1 0<br>1 0<br>1 1<br>1 1             | ) 0<br>) 1<br>1 0<br>1 1<br>) 0                             | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X<br>X | X<br>X<br>X<br>X<br>X<br>X            | X<br>X<br>X<br>X<br>X<br>X<br>X       | X<br>X<br>X<br>X<br>X<br>X<br>X<br>X            |                     |                             | Convergence gain in Tr fine gain adjustment<br>$\times$ 1<br>$\times$ 2<br>$*$ $\times$ 4<br>$\times$ 8<br>$\times$ 16<br>$\times$ 32<br>$\times$ 64<br>$\times$ 128 |                     |

#### (F)-14 Setting of automatic adjustment range

The limits of adjustment values can be set arbitrarily in the range of 1/128 to 255/16 (or -42 dB to +24 dB). In order to ensure automatic gain convergence within a limited, narrow adjustment range to prevent excessive gain change, which has difficulty in convergence control, however, make sure that the maximum automatic adjustment range is  $\pm 9$  dB on the basis of the gain set value.

#### Tracking gain

Automatic adjustment range

GLT3/GLT4 to GLT1/GLT2

Table 7-1-3 (30)

| Data (8 bits)                                      | Address (8 bits) | Command<br>(HEX)<br>(B7 to B0) | Function                                                                                       | Setting<br>at reset |
|----------------------------------------------------|------------------|--------------------------------|------------------------------------------------------------------------------------------------|---------------------|
| D7 D6 D5 D4 D3 D2 D1 D0<br>D7 D6 D5 D4 D3 D2 D1 D0 |                  | F2                             | Tracking gain upper limit<br>GLT1 (mantissa) (128 to 255)<br>GLT2 (exponent) (128, 64, 32, 16) | 181<br>32           |
| D7 D6 D5 D4 D3 D2 D1 D0<br>D7 D6 D5 D4 D3 D2 D1 D0 | 51               |                                | Tracking gain lower limit<br>GLT3 (mantissa) (128 to 255)<br>GLT4 (exponent) (128, 64, 32, 16) | 91<br>128           |

GLT1 and GLT3 can be both set to 127 or a smaller value only if GLT2 and GLT4 are both set to 128.

Focus gain

Automatic adjustment range

GLF3/GLF4 to GLF1/GLF2

Table 7-1-3 (31)

| Data (8 bits)                                      | Address<br>(8 bits) | Command<br>(HEX)<br>(B7 to B0) | Function                                                                                    | Setting<br>at reset |
|----------------------------------------------------|---------------------|--------------------------------|---------------------------------------------------------------------------------------------|---------------------|
| D7 D6 D5 D4 D3 D2 D1 D0<br>D7 D6 D5 D4 D3 D2 D1 D0 | 37                  | F2                             | Focus gain upper limit<br>GLF1 (mantissa) (128 to 255)<br>GLF2 (exponent) (128, 64, 32, 16) | 181<br>16           |
| D7 D6 D5 D4 D3 D2 D1 D0<br>D7 D6 D5 D4 D3 D2 D1 D0 |                     |                                | Focus gain lower limit<br>GLF3 (mantissa) (128 to 255)<br>GLF4 (exponent) (128, 64, 32, 16) | 181<br>128          |

GLF1 and GLF3 can be both set to 127 or a smaller value only if GLF2 and GLF4 are both set to 128.

[3] Access command setting

Table 7-1-3 (32)

|               |             |             |             |             | Data (16         | 5 bits)                                                            | Command (8 bits) | Function                                                                                               |
|---------------|-------------|-------------|-------------|-------------|------------------|--------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------|
| D15<br>0<br>1 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | 0 D9 D<br>0<br>0 | 08 D7 D6 D5 D4 D3 D2 D1 D0<br>KICK-count setting<br>(other than 0) | 1 1 1 1 0 0 0 1  | KICK-count setting/KICK<br>operation start<br>Inner track KICK operation<br>Outer track KICK operation |
| D15<br>0<br>1 | D14         | D13         | D12         | D11         | D10 D9 D         | 08 D7 D6 D5 D4 D3 D2 D1 D0<br>Track-count setting                  | 1 1 1 1 0 0 1 1  | Track-count setting / Track<br>counting start<br>Inner track counting<br>Outer track counting          |

Note) The track-count means the number of tracks until the brake operation start point is reached.

# 7-1 (4) Data setting in signal processing section

# (A) Audio output control (I)

Table 7-1-4 (1)

| Data (16 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Address (8 bits)     Function (*: Setting at reset)                                                                                  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       D1       D0         X       X       X       X       X       X       X       X       X       X       0       0         X       X       X       X       X       X       X       X       X       0       0         X       X       X       X       X       X       X       X       X       0       1         X       X       X       X       X       X       X       X       X       1       0         X       X       X       X       X       X       X       X       X       1       1                                                                                                                                                                                                                                                                                                                                                                | 0 1 0 0 0 0 1 Available for bilingual<br>* Normal stereo<br>L-ch monaural<br>R-ch monaural<br>L-/R-ch reverse                        |
| X X X X X X X X X X X X X D2 X X<br>X X X X X X X X X X X X D2 X X<br>X X X X X X X X X X X X 0 X X<br>X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | D/A converter output polarity<br>* Normal<br>Inverse                                                                                 |
| X X X X X X X X X X X X D4D3 X X X<br>X X X X X X X X X X X D4D3 X X X<br>X X X X X X X X X X X X 0 X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Emphasis control<br>* Control by DEMPH output<br>Forced OFF<br>Forced ON                                                             |
| X X X X X X X X X X D6 D5 X X X X X<br>X X X X X X X X X X 0 0 X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Peak detection<br>* L-ch, R-ch<br>L-ch<br>R-ch                                                                                       |
| X X X X X X X X D7 X X X X X X X X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | CLV synchronization stabilized status detection flag control<br>* Accepted at 64 counts of IPFLAG<br>Accepted at 32 counts of IPFLAG |
| X X X X X X D9 X X X X X X X X X X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SRDATA de-emphasis control<br>* Not controlled<br>Controlled                                                                         |
| X       X       X       D11       D10       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X <td>CD-TEXT control<br/>* Not controlled<br/>CD-TEXT mode 1<br/>CD-TEXT mode 2<br/>CD-TEXT mode 3</td> | CD-TEXT control<br>* Not controlled<br>CD-TEXT mode 1<br>CD-TEXT mode 2<br>CD-TEXT mode 3                                            |
| X X X D12 X X X X X X X X X X X X X X X X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CD-TEXT CRC operation control<br>* CRC operation result output<br>TEXT data position flag output in BLKCK                            |
| X X D13 X X X X X X X X X X X X X X X X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | TEXT data output byte control in CD-TEXT mode 3<br>* TEXT data 16-byte output<br>TEXT data 18-byte output                            |
| D15 X X X X X X X X X X X X X X X X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CD-TEXT mode 4 control<br>* Not controlled<br>CD-TEXT mode 4                                                                         |

## (B) Digital audio interface control

Table 7-1-4 (2)

| Data (16 bits)                                                                                                   | Address (8 bits) | Function (*: Setting at reset)                                                                                                                                                           |
|------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X X X X X X X X X X X X X D3 X D1 D0<br>X X X X X X X X X X X X 0 X 0 0<br>X X X X                               | 01000010         | Bit U control of TX output<br>* LDON control<br>Bit U enabled<br>Bit U fixed to "H"<br>Mute control<br>(Bit U is fixed to "H" with DMUTE pin set<br>to "H" or with SRDATA mute command.) |
| X X X X X X X X X X X X X X D2 X X<br>X X X X X X X X X X X X D2 X X<br>X X X X X X X X X X X X 0 X X<br>X X X X |                  | Generation status bit control of TX output<br>* Generation status bit 0<br>Generation status bit 1<br>TX mute control<br>* Mute OFF                                                      |
| X X X X X X X X X X X X X X X X X X X                                                                            |                  | Mute ON<br>TX Bit V mode selection (during interpolation)<br>* Bit V is ON<br>Bit V is not ON                                                                                            |
| X X X X X X X X X X D6X X X X X X<br>X X X X X X X X X 0 X X X X                                                 |                  | TX data selection<br>* DF input data<br>As usual                                                                                                                                         |
| X X X X X X X X D7 X X X X X X X<br>X X X X X X X X X 0 X X X X                                                  |                  | TX Bit V mode selection (during ATT)<br>* Bit V is ON<br>Bit V is not ON                                                                                                                 |

(C) General-purpose I/O port control

The general-purpose I/O port has four pins, which are GIO0 through GIO3 pins. The default settings of the GIO0 and GIO3 pins are for the input signals SQCK and RSEL of the LSI respectively.

Command execution makes it possible to make general-purpose I/O port settings of the GIO0 and GIO3 pins. Unlike the GIO0 and GIO3 pins, the GIO1 and GIO2 pins work as output ports at the time of LSI resetting. The GIO1 and GIO2 pins have low-level output.

Command execution makes it possible to make general-purpose I/O port settings and CLDCK and FCLK output signal settings of the LSI.

Note) Do not apply middle-level input if these pins are used as general-purpose input ports.

Table 7-1-4 (3)

|                  |                  |                  |                  |                  | Γ                | Data    | (16     | bit     | s)               |        |        |                  |                   |                        |                  | Address (8 bits) | Function (*: Setting at reset)                                                                                                                                                |
|------------------|------------------|------------------|------------------|------------------|------------------|---------|---------|---------|------------------|--------|--------|------------------|-------------------|------------------------|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                  | D13<br>X         |                  | D11<br>0         | D10<br>1         | D9<br>1 | D8<br>0 | D7<br>0 | D6<br>1          |        |        |                  | D2<br>X           |                        |                  | 01000011         | * Default setting                                                                                                                                                             |
| x<br>x           | X<br>X           | X<br>X           | X<br>X           | X<br>X           | X<br>X           |         |         |         | X<br>X           |        |        |                  |                   | X<br>X                 | •                |                  | Port output value setting<br>0: Output value at "L"<br>1: Output value at "H"<br>(Enabled when the port is set as<br>output port.)                                            |
| X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X<br>X<br>X | X<br>X  | X<br>X  | X<br>X  | X<br>X<br>X<br>X | X<br>X | X<br>X | X<br>X<br>X<br>X | D2<br>0<br>0<br>1 | D1<br>0<br>1<br>0<br>1 | X<br>X<br>X<br>X |                  | Port designation address<br>GIO0 designation<br>GIO1 designation<br>GIO2 designation<br>GIO3 designation                                                                      |
| X<br>X           | X<br>X           | X<br>X           | X<br>X           |                  | X<br>X           |         |         |         |                  |        |        |                  |                   | X<br>X                 |                  |                  | Port output value setting enabled or<br>disabled<br>Port output value setting disabled<br>Port output value setting enabled                                                   |
| X                | x                | х                | х                | х                | х                | x       | х       |         | D6<br>GI02       |        |        | х                | x                 | x                      | х                |                  | Port I/O mode setting<br>0: Input port<br>1: Output port                                                                                                                      |
| X                | x                | X                | X                |                  | D10<br>GI02      |         |         | X       | Х                | х      | х      | Х                | x                 | х                      | X                |                  | Function selection mode setting<br>0: LSI I/O mode<br>1: General-purpose I/O port mode                                                                                        |
| D15<br>0<br>1    | X<br>X           | x<br>x           | X<br>X           | x<br>x           |                  |         |         |         | X<br>X           |        |        |                  |                   |                        |                  |                  | Mode setting enabled or disabled<br>0: I/O mode setting and function<br>selection mode setting disabled<br>1: I/O mode setting and function<br>selection mode setting enabled |
| X<br>X<br>X      | D14<br>0<br>1    | X<br>X           | X<br>X           | X<br>X           | X<br>X           |         |         | X<br>X  | X<br>X           | X<br>X |        | X<br>X           |                   | X<br>X                 | X<br>X           |                  | RF signal polarity control<br>RF polarity bright level "L"<br>* RF polarity bright level "H"                                                                                  |

If D15 disables mode setting, the command is disabled except the port output signal level setting data. Therefore, changes in the output signal level are made with ease.

After all settings, the input signals (or output signals if the port is so set) of the GIO3 through GIO0 pins are output from the STAT pin in series. The signals are output in synchronization with the falling edge of the MCLK as shown in the following timing chart.



General-purpose I/O port output timing

#### (D) Spindle control

|                                                                                                                        | 1                 | Table 7-1-4 (4)                                                                                                                       |
|------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Data (16 bits)                                                                                                         | Address (8 bits)  | Function (*: Setting at reset)                                                                                                        |
| X X X X X D10 X X X X X D4 X X X<br>X X X X X 0 X X X X X 0 X X<br>X X X X                                             | X 0<br>X 1<br>X 0 |                                                                                                                                       |
| X X X X X D10 X X X X X X X D2 T<br>X X X X X X 0 X X X X X X D2 T<br>X X X X X 0 X X X X X X 0<br>X X X X X 0 X X X X | ) X<br>1 X<br>) X | Spindle gain setting<br>* Normal gain<br>Gain + 6 dB<br>Gain + 12 dB<br>Gain - 6 dB                                                   |
| X X X X X D10 X X X X X X D3 X<br>X X X X X 0 X X X X X 0 X<br>X X X X X 0 X X X X                                     | ΧX                | <ul> <li>4x-speed playback mode setting</li> <li>* 4x-speed playback mode canceled</li> <li>4x-speed playback mode setting</li> </ul> |
| X X X X X D10 X X D7 X X X X X<br>X X X X X 0 X X 0 X X X X X<br>X X X X                                               | ΧХ                | SRF/EFM input selection<br>* SRF input<br>EFM input                                                                                   |
| X X X X X D10 X D8 X X X X X X X X X X X X X X X X X                                                                   | ΧX                | PC pin polarity setting<br>* When spindle monitor output is<br>ON, PC pin=L.<br>When spindle monitor output is<br>ON, PC pin=H.       |
| X X X X D11 D10 X X X X X X X X X X X X X X X X X X X                                                                  | ΧX                | Jitter-free mode<br>* OFF<br>ON                                                                                                       |
| X X X D12 X D10 X X X X X X X X X X X X X X X X X X X                                                                  | ХХ                | PLL phase comparison output (PLLF)<br>* ON<br>OFF (Only when tracking is OFF)                                                         |
| X X D13 X X D10 X X X X X X X X X X X X X X X X X X X                                                                  | ХХ                | STAT output selection<br>* OFF (Normal )<br>ON (FCLV→RESY)                                                                            |
| XD14 X X X D10 X X X X X X X X X X X X X X X X X X X                                                                   | ΧХ                | Power-down mode setting<br>* Normal mode<br>Power-down mode<br>(DF/DAC clock stopped)                                                 |

Note)  $f_0$  frequency: Considering the gain crossover point to be  $f_V$ , the point shown on the right is described as  $f_0$ .



# Panasonic

#### (E) Audio output control (II)

Table 7-1-4 (5)

| Data (16 bits)                                                                                                     | Address (8 bits)     Function (*: Setting at reset)                                                                                       |
|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| X X X X X X X X X X X X X X X X X X X                                                                              | 0 1 0 0 0 1 1 0 Correction CPU reset control<br>* Not controlled Reset                                                                    |
| X X X X X X X X X D6 X X D2 D1 X<br>X X X X X X X X X 0 0 X X 0 0 X<br>X X X X                                     | C2 correction selection<br>* C2 triple correction<br>C2 quadruple correction                                                              |
| X X X X X X X X X X X X X D3 X X X<br>X X X X X X X X X X X D3 X X X<br>X X X X X X X X X X X X 0 X X X<br>X X X X | CLDCK output duty control<br>* Normal<br>50 % output duty                                                                                 |
| X X X X X X X X X X X X D4 X X X<br>X X X X X X X X X X X D4 X X X<br>X X X X X X X X X X X 0 X X X<br>X X X X     | SRDATA attenuation control<br>* Not controlled<br>Attenuation (-12 dB)                                                                    |
| X X X X X X X X X X X D5 X X X X<br>X X X X X X X X X X 0 X X X X<br>X X X X                                       | PCK and EFM output control<br>* Normal output<br>PCK and EFM output fixed to L                                                            |
| X X X X X X X X D7 X X X X X X X X X X X                                                                           | CK384 control (at IOSEL=L)<br>* CK384 output (Xtal)<br>384f <sub>s</sub> output for signal processing<br>(VCO output in jitter-free mode) |
| X X X X X X X D8 X X X X X X X X X X X X                                                                           | Spindle gain-down<br>* No gain-down<br>- 3.5 dB (One per three ECS outputs is not<br>output.)                                             |
| X X X X X X D9 X X X X X X X X X X X X X                                                                           | EDATA flag selection<br>* FLAG0<br>IPFLAG                                                                                                 |
| X X X X X D10 X X X X X X X X X X X X X X X X X X X                                                                | Serial data mute control<br>* Mute OFF<br>Mute ON                                                                                         |
| X X X X D11 X X X X X X X X X X X X X X                                                                            | DF/DAC output mute<br>* Mute OFF<br>Mute ON                                                                                               |
| X X X D12 X X X X X X X X X X X X X X X X X X X                                                                    | PLL pull-in mode selection<br>* 12T detection output width: 64 PCK<br>12T detection output width: 32 PCK                                  |

Note) Set the C2 correction selection to the triple correction mode for audio CD playback.

Note) When using C2 quadruple correction, set the selection (2T or 5T) of 4Dh command PLL detection to 2T.

# Panasonic

| Data (16 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Address (8 bits) | Function (*: Setting at reset)                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------|
| X D14 D13 X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X <td< td=""><td>0 1 0 0 0 1 1 0</td><td>PLLF2 pin control (on-chip switch)<br/>* Forced OFF<br/>Forced ON<br/>ON with RESY set to "H"<br/>ON with RESY set to "L"</td></td<> | 0 1 0 0 0 1 1 0  | PLLF2 pin control (on-chip switch)<br>* Forced OFF<br>Forced ON<br>ON with RESY set to "H"<br>ON with RESY set to "L" |
| D15 X X X X X X X X X X X X X X X X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  | PCK pin output mode<br>* PLL clock output<br>DSL balance output                                                       |

(F) Audio output control (III)

Table 7-1-4 (6)

| Data (16 bits)                                                                                                               | Address (8 bits)Function (*: Setting at reset)                                                                                                               |
|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X X X X D11 X X X X X D5 X X X D0<br>X X X X 0 X X X X X 0 X X X 0<br>X X X 0 X X X X                                        | 0 1 0 0 0 1 1 1<br><b>RFDET</b> processing control of servo CPU<br><b>RFDET</b> normal processing<br>Data processed as L-level signal<br>regardless of input |
| X X X X D11 X X X X X D5 X X X D1 X<br>X X X X 0 X X X X X 0 X X 0 X<br>X X X 0 X X X X                                      | STAT output selection<br>(with output selected with MCLK)<br>* OFF (Normal)<br>ON (FLOCK → RFDET)                                                            |
| X X X X D11 X X X X X D5 X X D2 X X<br>X X X X 0 X X X X X X X X 0 X X<br>X X X X                                            | DSLBDA pin output mode<br>* Not controlled<br>DSLB DAC output                                                                                                |
| X X X X D11 X X X X X D5 X D3 X X X<br>X X X X 0 X X X X X 0 X 0 X X X<br>X X X X                                            | SUBQ output control (SSEL=H)<br>* MSB-first output<br>LSB-first output in the unit of byte                                                                   |
| X X X X D11 X X X X X D5 D4 X X X X<br>X X X 0 X X X X X 0 0 X X X<br>X X X 0 X X 0 X X X 0 0 X X X<br>X X X 0 X X 0 X X X X | Oscillation stop control (See Note.)<br>* Normal<br>Oscillation stop                                                                                         |
| X X X D11 X X X D6 D5 X X X X X<br>X X X 0 X X X X 0 0 X X X X<br>X X X 0 X X X X                                            | DSL balance compensation circuit setting<br>* Operation stop (with output on hold)<br>Compensation value retrieval                                           |
| X X X D11 X X D7 X D5 X X X X X<br>X X X 0 X 0 X X 0 X 0 X X X X                                                             | <ul> <li>TRV pin intermittent drive control</li> <li>* Normal mode (continuous drive)<br/>Intermittent drive (at 44.1 kHz)</li> </ul>                        |
| X X X X D11 X X D8 X X D5 X X X X X<br>X X X X 0 X X 0 X X 0 X X X X                                                         | DSL offset function with Tr OFF<br>* With DSL offset<br>With no DSL offset                                                                                   |
| X X X X D11 X D9 X X X D5 X X X X X<br>X X X X 0 X 0 X X X X 0 X X X X                                                       | LSI clock control<br>* Clock enabled<br>Clock disabled                                                                                                       |
| X X X X D11 D10 X X X D5 X X X X X<br>X X X 0 0 X X X X 0 X X X X X                                                          | Power down control<br>* Not controlled<br>VCO, A/D, DF/DAC disabled                                                                                          |

Note) Oscillation stop control can be reset with  $\overline{\text{RST}}$ .

| Data (16 bits)                                                          | Address (8 bits)Function (*: Setting at reset)                                                                                |
|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| X X D13D12D11 X X X X X D5 X X X X X<br>X X 0 0 0 X X X X X X 0 X X X X | 0 1 0 0 0 1 1 1 Track cross operation control<br>* Not controlled<br>Noise elimination at 4 MHz<br>Noise elimination at 2 MHz |
| X D14 X X D11 X X X X X D5 X X X X X<br>X 0 X X 0 X X X X X X 0 X X X X | KICK pulse width control<br>* Not controlled<br>Controlled                                                                    |

(G) CLV speed setting

Table 7-1-4 (7)

| Data (16 bits)                                                                                                                                                                                                                                                                                                                                  | Address (8 bits)     Function (*: Setting at reset)                                                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X X X X X X D9 D8 D7 D6 D5 D4 D3 D2 D1 D0         X X X X X X 0 0 0 0 0 0 0 0 0 0 0 0         X X X X X X 0 0 1 0 0 0 0 0 0 0 0 0         X X X X X X 1 1 0 1 1 1 1 1 1         X X X X X 0 0 X X X X X X X X X X         X X X X X 1 1 0 1 1 1 1 1 1         X X X X X 1 1 0 X X X X X X X X X X X         X X X X 1 1 X X X X X X X X X X X X | 0 1 0 0 1 0 0 1<br>Setting of variable pitch data (D9 to D0)<br>* 0 %<br>+ 51.1 % (maximum value)<br>-51.2 % (minimum value)<br>Variable pitch selection<br>* Variable pitch OFF<br>Variable pitch ON           |
| X X X X D11 X X X X X X X X X X X X X X                                                                                                                                                                                                                                                                                                         | ON/OFF setting of VCO oscillation for<br>variable pitch control (See Note.)<br>* VCO oscillation OFF<br>VCO oscillation ON<br>Disc rotation speed judgement data setting<br>(in jitter-free mode)<br>8-bit data |
| X X X D12 X X X X X X X X X X X X X X X X X X X                                                                                                                                                                                                                                                                                                 | DF/DAC clock lock setting<br>* Normal<br>Locked<br>VCO charge pump current source control<br>* Current ON<br>Current OFF                                                                                        |

Note) In jitter-free mode, turn VCO on.

#### (H) DSL and PLL control (I)

Table 7-1-4 (8)

| Data (16 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Address (8 bits)     Function (*: Setting at reset)                                                                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| X X X X X X X X X X X X X X D1 D0<br>X X X X X X X X X X X X X 0 0<br>X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0 1 0 0 1 0 1 1 PLLF current selection<br>* $\times 1$<br>$\times 1.25$                                                       |
| X X X X X X X X X X X X X X X X 1 0<br>X X X X X X X X X X X X X X 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $\begin{array}{c} \times 0.5 \\ \times 0.75 \end{array}$                                                                      |
| X       X       X       X       X       X       X       X       X       X       D3       D2       X       X         X       X       X       X       X       X       X       X       X       D3       D2       X       X         X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X       X | PLLF current selection (Linked with value<br>* $\times 1$ set in D1 and D0)<br>$\times 1.25$<br>$\times 0.5$<br>$\times 0.75$ |
| X X X X X X X X X X X D5 D4 X X X X<br>X X X X X X X X X X X 0 0 X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | OFT noise filter control<br>* Not controlled<br>Control mode 1<br>Control mode 2                                              |
| X X X X X X X X X D6 X X X X X X<br>X X X X X X X X X 0 X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | VCO control<br>* Pitch control and servo VCO operation<br>VCO stopped                                                         |
| X X X X X X X X D7 X X X X X X X<br>X X X X X X X X X 0 X X X X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PLL frequency-dividing control (See Note.)<br>* Not controlled<br>Controlled                                                  |

D6 of address 4Bh and D11 of address 49h are available to a command each for controlling the VCO for pitch control and/or that for servo use. Refer to the following for available control modes according to the command.

| 4Bh D6<br>(VCO control) | 49h D11<br>(Pitch control VCO oscillation) | Pitch control VCO                  | Servo VCO                   |
|-------------------------|--------------------------------------------|------------------------------------|-----------------------------|
| 0<br>1<br>1             | 0<br>1                                     | Oscillation<br>Stop<br>Oscillation | Oscillation<br>Stop<br>Stop |

Note) In principle, set the bit to 1 to enable PLL frequency-dividing control.

### (I) DSL and PLL control (II)

| Table | 7-1-4 | (9) |
|-------|-------|-----|
|-------|-------|-----|

|   | Data (16 bits) |   |   |   |   |   |    |    |    |    |    |    | Address (8 bits)Function (*: Setting at reset) |    |    |                                                        |
|---|----------------|---|---|---|---|---|----|----|----|----|----|----|------------------------------------------------|----|----|--------------------------------------------------------|
| X | Х              | Х | Х | Х | Х | Х | Х  | Х  | Х  | Х  | Х  | D3 | Х                                              | D1 | D0 | 0 1 0 0 1 1 0 1 Dropout operation<br>(CLV) (PLL) (DSL) |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | Х  | Х  | Х  | Х  | Х  | 0  | Х                                              | 0  | 0  | * Enable Enable Enable                                 |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | Х  | Х  | Х  | Х  | Χ  | X  | Χ                                              | X  | 1  | — — Stop                                               |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | Х  | Х  | Х  | Х  | Х  | Х  | Х                                              | 1  | Х  | — Stop —                                               |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | Х  | Х  | Х  | Х  | Х  | 1  | Х                                              | Х  | Х  | Stop — —                                               |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | Х  | Х  | Х  | Х  | Х  | Х  | D2                                             | Х  | Х  | PLL gain control                                       |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | Х  | Х  | Х  | Х  | Х  | Х  | 0                                              | Х  | Х  | * Normal mode                                          |
|   |                |   |   |   |   |   |    |    |    |    |    |    |                                                |    |    | (Tracking OFF→Gain-up at ON)                           |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | Х  | Х  | Х  | Х  | Х  | Х  | 1                                              | Х  | Х  | Gain-up mode                                           |
|   |                |   |   |   |   |   |    |    |    |    |    |    |                                                |    |    |                                                        |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | Х  |    | Х  | Х  | D4 | Х  | Х                                              | Х  | Х  | PLL 2T or 5T detection selection                       |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | Х  | Х  | Х  | Х  | 0  | Х  | Х                                              | Х  | Х  | 2T                                                     |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | Х  | Х  | Х  | Х  | 1  | Х  | Х                                              | Х  | Х  | * 5T                                                   |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | D8 | D7 | D6 | D5 | Х  | Х  | Х                                              | Х  | Х  | PLL pull-in mode selection                             |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | 0  | 0  | 0  | 0  | Х  | Х  | Х                                              | Х  | Х  | * 2T and 5T detecting output width                     |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | 1  | 1  | 0  | 1  | Х  | Х  | Х                                              | Х  | Х  | 32 PCK                                                 |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | 1  | 0  | 1  | 1  | X  | X  | Х                                              | X  | X  | 44 PCK                                                 |
| 0 | 0              | 0 | 0 | 0 | 0 | 0 | 1  | 0  | 0  | 0  | X  | X  |                                                | X  | X  | 52 PCK                                                 |
|   | ÷              | ÷ | Ĩ | 0 | - | Ū |    | -  | -  |    |    |    |                                                |    |    | 64 PCK                                                 |

Note) The following formula is available for setting 2T and 5T detecting output widths. 2T or 5T detecting output width =  $D8 \times 32 + \overline{D7} \times 16 + \overline{D6} \times 8 + \overline{D5} \times 4 + 4$ 

Note) When using C2 quadruple correction, set the selection (2T or 5T) of 4Dh command PLL detection to 2T.

#### (J) DIGTAL PLL control

Table 7-1-4 (10)

| Data (16 bits)                                                                  | Address (8 bits) Function (*: Setting at reset)                                                |
|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| X X X X X X X X X X X X X X D2 D1 D0<br>X X X X X X X X X X X X X 0 0 0<br>:    | 0 1 0 0 1 1 1 0 Increment/Decrement counter limit setting<br>* Limit value 14 (See Note.)<br>: |
|                                                                                 | Limit value 0                                                                                  |
| X X X X X X X X X X X X D3 X X X                                                | Increment/Decrement counter clear mode setting                                                 |
| X X X X X X X X X X X X 0 X X X                                                 | * 1/2                                                                                          |
| X X X X X X X X X X X X X X X X X X X                                           | Cleared to be 0.                                                                               |
| X X X X X X X X X X X D5 D4 X X X X<br>X X X X X X X X X X 0 0 X X X<br>X X X X | PCK delay value setting<br>* PCK delay 0<br>PCK delay 1 clock                                  |
| X X X X X X X X X X X 1 0 X X X X<br>X X X X X X X X X X 1 1 X X X X            | PCK delay 2 clock<br>PCK delay 3 clock                                                         |
| X X X X X X X X X X D6 X X X X X X<br>X X X X X X X X X X 0 X X X X             | Resolution selection<br>* 1/8<br>1/16                                                          |
| X X X X X X X X D7 X X X X X X X<br>X X X X X X X X X 0 X X X X                 | VCO oscillation frequency selection<br>* 67 MHz<br>138 MHz                                     |
| X X X X X X X D8 X X X X X X X X<br>X X X X X X X X 0 X X X X                   | PCK generation PLL selection<br>* Analog PLL<br>Digital PLL                                    |
| X X X X X X D9 X X X X X X X X X<br>X X X X X X X 0 X X X X                     | VCO selection<br>* Pitch control and jitter-free<br>Digital PLL                                |
| X X X X X D10 X X X X X X X X X X<br>X X X X X 0 X X X X                        | Digital PLL operating frequency setting<br>* Normal<br>×2                                      |

Note) Limit value= $8 \times \overline{D2} + 4 \times \overline{D1} + 2 \times \overline{D0}$ 

When the VCO is set to digital PLL use (i.e., D9 of the above command is set to 1), pitch control or jitter-free function is not available.

## (K) STAT pin control

Table 7-1-4 (11)

|   |   |   |      |      |      | D   | ata  | (16 | bits | 5)  |      |      |    |    |    | Address (8 bits)Function (*: Setting at reset)       |
|---|---|---|------|------|------|-----|------|-----|------|-----|------|------|----|----|----|------------------------------------------------------|
|   |   | τ | Inne | cess | sarv | for | this | cor | nm   | and | (8 h | its) |    |    |    | STAT pin output                                      |
| X | Х |   |      |      |      |     |      |     |      |     |      |      | Х  | Х  | Х  | 0 1 1 1 0 0 0 0 : CRC                                |
|   |   |   |      |      |      |     |      |     |      |     |      |      | Х  |    |    | 0 1 1 1 0 0 0 1 : STCNT                              |
|   |   |   |      |      |      |     |      |     |      |     |      |      | Х  |    |    | 0 1 1 1 0 0 1 0 : CLVS                               |
|   |   |   |      |      |      |     |      |     |      |     |      |      | Х  |    |    | 0 1 1 1 0 0 1 1 : TTSTOP (TTOFF)                     |
|   |   |   |      |      |      |     |      |     |      |     |      |      |    |    |    | JCLVS (TTON)                                         |
| X | Х | Х | Х    | Х    | Х    | Х   | Х    | Х   | Х    | Х   | Х    | Х    | Х  | Х  | Х  | 0 1 1 1 0 1 0 0 : SQOK                               |
| X | Х | Х | Х    | Х    | Х    | Х   | Х    | Х   | Х    | Х   | Х    | Х    | Х  | Х  | Х  | 0 1 1 1 0 1 1 1 1 : FCLV                             |
| X | Х | Х | Х    | Х    | Х    | Х   | Х    | Х   | Х    | Х   | Х    | Х    | Х  | Х  | Х  | 0 1 1 1 1 0 0 0 : SUBQ                               |
| X | Х | Х | Х    | Х    | Х    | Х   | Х    | Х   | Х    | Х   | Х    | Х    | Х  | Х  | Х  | 0 1 1 1 1 0 0 1 : SYFLG                              |
| X | Х | Х | Х    | Х    | Х    | Х   | Х    | Х   | Х    | Х   | Х    | Х    | Х  | Х  | Х  | 01111010 : EDATA                                     |
|   |   |   |      |      |      |     |      |     |      |     |      |      |    |    |    |                                                      |
| X | Х | Х | Х    | Х    | Х    | Х   | Х    | Х   | Х    | Х   | Х    | Х    | D2 | D1 | Х  | 0 1 1 1 0 1 0 1 STAT pin output setting              |
|   |   |   |      |      |      |     |      |     |      |     |      |      |    |    |    | STAT pin output : FLAG6                              |
| X | Х | Х | Х    | Х    | Х    | Х   | Х    | Х   | Х    | Х   | Х    | Х    | 0  | 0  | Х  | : SENSE                                              |
| X | Х | Х | Х    | Х    | Х    | Х   | Х    | Х   | Х    | Х   | Х    | Х    | 0  | 1  | Х  | : FLOCK (RFDE)                                       |
|   |   |   |      |      |      |     |      | Х   |      |     |      |      | -  | 0  | Х  | : TLOCK                                              |
| X | Х | Х | Х    | Х    | Х    | Х   | Х    | Х   | Х    | Х   | Х    | Х    | 1  | 1  | Х  |                                                      |
|   |   |   |      |      |      |     |      |     |      |     |      |      |    |    |    |                                                      |
| X | Х | Х | Х    | Х    | Х    | Х   | Х    | Х   | Х    | Х   | Х    | Х    | Х  | Х  | D0 | Control of FLAG6 output from STAT                    |
|   |   |   |      |      |      |     |      |     |      |     |      |      |    |    |    | pin                                                  |
|   |   |   |      |      |      |     |      |     |      |     |      |      | Х  |    |    | NOP                                                  |
| X | Х | Х | Х    | Х    | Х    | Х   | Х    | Х   | Х    | Х   | Х    | Х    | Х  | Х  | 1  | Reset of FLAG6                                       |
|   |   |   |      |      |      |     |      |     |      |     |      |      |    |    |    |                                                      |
| 0 | 0 | 0 | 0    | 0    | 0    | 0   | 0    | D7  | 0    | 0   | 0    | 0    | 0  | 0  | 0  | 0 1 1 1 0 1 1 0 Disc rotation speed data output from |
|   | c | c | c    | c    | c    | c   | c    | c   | c    | c   | c    | c    | c  | c  | 0  | STAT pin                                             |
| 0 | 0 | 0 | 0    | 0    | 0    | 0   | 0    | 0   | 0    | 0   | 0    | 0    | 0  | 0  |    | * Frame memory address reset OFF                     |
| 0 | 0 | 0 | 0    | 0    | 0    | 0   | 0    | 1   | 0    | 0   | 0    | 0    | 0  | 0  | 0  | Frame memory address reset ON                        |

# 7-1 (5) Automatic adjustment

Following is a list of automatic adjustment.

|                             |    |    | -  |   |            |   |    | 5  |                                                                                                                                                                                                                                                                         | Table                                     | 7-1-5                  |
|-----------------------------|----|----|----|---|------------|---|----|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------------------|
|                             | B7 | B6 | B5 |   | mand<br>B3 |   | B1 | B0 | Description                                                                                                                                                                                                                                                             | Time<br>required                          | Traverse operation     |
| Fo/Tr<br>offset<br>AOC      | 1  | 1  | 1  | 1 | 1          | 0 | 0  | 1  | Averages and corrects the focus error values and<br>tracking error values as offset when the laser is<br>turned on or off.                                                                                                                                              | 50 ms<br>to<br>140 ms                     | FWD/<br>REV<br>enabled |
| Fo<br>balance<br>ABC1       | 1  | 1  | 1  | 1 | 0          | 1 | 1  | 1  | Inputs the disturbance into the focus servo loop,<br>and make corrections so that the envelope ripple<br>for the 3T component of the RF signal in the<br>positive and negative parts of the FE signal<br>should be balanced. The output pin for<br>corrections is FBAL. | Within 0.5 s                              | STOP                   |
| Tr<br>balance<br>ABC2       | 1  | 1  | 1  | 1 | 1          | 0 | 1  | 1  | The average tracking error value without the tracking servo is used as a balancing value to make corrections. The output pin for corrections is TBAL.                                                                                                                   | Within<br>1 s                             | STOP                   |
| Fo<br>rough<br>gain<br>AGC1 | 1  | 1  | 1  | 1 | 1          | 1 | 0  | 0  | Focus search is performed at approx. 5.4 Hz or<br>1.3 Hz, and the disturbance input amount for the<br>fine AGC is determined by using focus error S-<br>curve [P-P] value. The gain will be unchanged.                                                                  | Set<br>between<br>190 ms<br>and<br>780 ms | FWD/<br>REV<br>enabled |
| Tr<br>rough<br>gain<br>AGC2 | 1  | 1  | 1  | 1 | 1          | 1 | 0  | 1  | The [P-P] value of the tracking error in the tracking servo off status determines the disturbance input amount for the fine AGC. The gain will be unchanged.                                                                                                            | Set<br>between<br>135 ms<br>and<br>350 ms | STOP                   |
| Fo<br>fine<br>gain<br>FAGC  | 1  | 1  | 1  | 1 | 1          | 1 | 1  | 0  | Inputs the disturbance into the focus servo loop,<br>and adjusts the gain crossover to the frequency<br>set by the microcomputer command.                                                                                                                               | Within<br>0.5 s                           | STOP                   |
| Tr<br>fine<br>gain<br>TAGC  | 1  | 1  | 1  | 1 | 1          | 1 | 1  | 1  | Inputs the disturbance into the tracking servo<br>loop, and adjusts the gain crossover to the<br>frequency set by the microcomputer command.                                                                                                                            | Within<br>0.5 s                           | STOP                   |

Note) If focus balance adjustment is stopped due to automatic adjustment stoppage or focus failure, only the next focus pull-in operation will be delayed.
In order to prevent this phenomenon from occurring, it is necessary to write "0" to D2 of the SD (19F2h) after focus balance adjustment (i.e., after checking that the SENSE is set to low level).
For SD settings, refer to page 38.

# 7-2. I/O timing

|                             | CK="L"ÅFR-ch<br>CK="H" : L-ch |
|-----------------------------|-------------------------------|
|                             |                               |
|                             | mm                            |
| 15     0       MSB     L-ch |                               |
| L-ch                        |                               |
| L-ch Lower 8 bits           |                               |
| $t_1 \longrightarrow$       |                               |
|                             | When LRO                      |

The value of  $t_1$  is 11.34 µs at normal-speed, 5.67 µs at 2x-speed and 11.34 µs  $\times$  (100 + shift amount) $\div$ 100 when the pitch controller is used.

| BCLK   |          |      |               | <u>Γ</u> |      |                       |    |
|--------|----------|------|---------------|----------|------|-----------------------|----|
| BYTCK  |          |      |               |          |      |                       |    |
| SRDATA | 13 14 15 |      | 0 1 2 3 4 5 6 | 7        |      | 8 9 10 11 12 13 14 15 |    |
|        | R-ch     |      | LSB           |          | L-ch | MSB                   |    |
| IPFLAG |          | L-ch | ]             | Lower    | L-ch | Uppo                  | er |

| Figure 7-2-2 | Output timing in CD-ROM mode |
|--------------|------------------------------|
|--------------|------------------------------|



# 7-2 (2) Serial data output with de-emphasis function ON



The SRDATA signal is output at 32  $f_s$  and the LSB data after each LRCK change includes 0.25t disabled data. The phase relation with the IPFLAG is not guaranteed.

## 7-2 (3) Serial data input format

The input data for the DF + DAC section can be given from the outside by setting the IOSEL pin to the L level. When this is done, give an LRCK input through the MSEL pin, BCLK input through the SSEL pin and SRDATA input through the PSEL pin. At this time, the internal settings of the conventional MSEL, SSEL and PSEL pins will be MSEL = L, SSEL = H and PSEL = L, respectively.

- The LRCK input frequency is fixed at 44.1 kHz. When the 2x-speed mode or jitter-free is used, a serial data input is not available in other than the DF/DAC clock fixed mode, because the performance of a D/A converter audio output is not assured. (See Table 7-1-38.)
- The BCLK input can be arbitrarily set between 16 and 32 clocks per half an LRCK cycle. However, LRCK should be changed synchronously with the falling edge of BCLK.
- The SRDATA input is an MSB-first, 2's complement type input. It should be changed synchronously with the falling edge of BCLK. Also, check that the contents of the SRDATA are L-ch data when LRCK is at the H level. As described above, the number of BCLK clocks can be 17 or more for each sampled data. If this is the age, the contents of the SRDATA should be back aligned with respect to an LRCK above point and

case, the contents of the SRDATA should be back-aligned with respect to an LRCK change point, and LRCK must change before the rising edge of the next BCLK signal, after sampling the LSB of the SRDATA at the rising edge of BCLK.

• D/A converter output muting, D/A converter output polarity switching, emphasis control and peak detection DF output mode can be applied to a serial data input from an external source. Bilingual switching only works on a serial data output, not on a serial data input.



Figure 7-2-4 LRCK input (MSEL), BCLK input (SSEL) and SRDATA input (PSEL) timing when IOSEL=L

## 7-2 (4) Subcode interface

### A. Read SUBQ data

You can read subcode data in two ways according to the setting of the SSEL pin. The timing is shown in Figure 7-2-5.

### When SSEL=L:

When SSEL pin is at L level, this LSI and the microcomputer serve as master and slave, respectively, to read SUBQ data. BLKCK and CLDCK are output at fixed frequencies of 75 Hz and 7.35 kHz, respectively. SUBQ output varies in synchronization with the falling edge of CLDCK output.

The microcomputer receives SUBQ output at the timing of the rising edge of CLDCK output. If the CRC output is OK, it is processed as correct data. The result of CRC check can be read by CRC or STAT pin.

The content of SUBQ is output as follows: S0 and S1 signals are output in synchronization with BLKCK output. Then, 80-bit subcode data are output. Then 8-bit peak detection data on the left or right channel is output twice continuously. When SSEL=L, SUBQ output is inverse one.

## When SSEL=H:

When SSEL pin is at H level, this LSI and the microcomputer serve as slave and master, respectively, to read SUBQ data. The LSI receives an output signal from the microcomputer regardless of CLDCK output, and changes SUBQ output. Then, by entering 96 clocks of SQCK, all SUBQ output can be read.

The microcomputer starts the interrupt operation at the rising edge of BLKCK output. First, it checks the result of CRC of SUBQ output. If it is OK, SQCK is input to read SUBQ data.

The contents of SUBQ are synchronized with the rising edge of BLKCK. First, a CRC result is output, and then, 80-bit subcode data are output every falling edge of SQCK. Then 8-bit peak detection data on the left or right channel is output twice continuously. At SSEL = H, SUBQ output is positive one.

By inputting the microcomputer command 000847h as shown in Table 7-1-4 (6), subcode data in the unit of byte is output beginning with the LSB at every falling edge of SQCK.

#### Read subcode data from STAT with command

By inputting the microcomputer command 78H as shown in Table 7-1-4 (11), subcode data can be read from STAT pin in synchronization with the falling edge of MCLK on condition that the SSEL pin is at H level. This mode is available only immediately after issuance of the microcomputer command 78h. This mode is cancelled when other commands are issued.

| BLKCK          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                             |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| CLDCK          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                             |
| SUBQ           | $\begin{array}{c c} & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & & \\ & &$ | Q79 Q80 L15 2 R8 S0 S1 Q1   |
| CRC            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | L: CRC=NG                   |
| STAT<br>(=CRC) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | L: CRC=NG                   |
| DEMPH          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                             |
|                | ※ H and L for all data are inverted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                             |
| When SS        | <u>EL=H:</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                             |
| BLKCK          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                             |
| CLDCK          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                             |
| SQCK           | ······                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                             |
| SUBQ           | $\begin{array}{c c} \\ \hline \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Q79 Q80 L15 Q R10 R9 R8 CRC |
| CRC            | → H: CRC=OK → >>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | L: CRC=NG                   |
| STAT<br>(=CRC) | — H: CRC=OK ⟩ ⟩ −                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | L: CRC=NG                   |
| DEMPH          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                             |
| SQOK           | 8.7 ms →                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                             |

When SSEL=L (SUBQ output is inverse one):

Figure 7-2-5 BLKCK, CLDCK, SQCK, SUBQ, CRC and DEMPH timing

| ti nen 55      |                                                       |
|----------------|-------------------------------------------------------|
| BLKCK          |                                                       |
| CLDCK          |                                                       |
| SQCK           |                                                       |
| SUBQ           | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |
| CRC            | H: CRC=OK     L: CRC=NG                               |
| STAT<br>(=CRC) | H: CRC=OK     L: CRC=NG                               |
| DEMPH          |                                                       |
| SQOK           |                                                       |

#### <u>When SSEL=H:</u> (When microcomputer command 000847h is input)

#### B. Read subcode data

By inputting a clock from SBCK pin, subcode data, P to W, can be read from SUBC pin. The timing is shown in Figure 7-2-5.

Since subcode data varies every falling edge of  $\overline{\text{CLDCK}}$ , input 8 clocks of SBCK every falling edge of  $\overline{\text{CLDCK}}$ , and switch the content of SUBC output to P to W.

Then you should receive SUBC output which varies in synchronization with the falling edge of SBCK at the timing of the rising edge of SBCK. You can read all subcode data by repeating the operation above for each  $\overline{\text{CLDCK}}$ .

By inputting SBCK, the content of FLAG output will change. So you cannot measure the error rate when reading subcode. You must consider it in system designing.

#### Use of SQOK Signal

Usually the BLKCK signal is used as a trigger to start reading SUBQ data.

The data is output from the SUBQ pin in synchronization with the SQCK signal. The necessary bits of data (i.e., usually 80 bits) need to be read before the next BLKCK signal output is turned on.

The SQOK signal is set to H level for approximately 8.7 ms in the first half of the BLKCK-synchronous period. There is no need to finish reading the data while the SQOK is at H level.

The SQOK signal is used for reading SUBQ data without using BLKCK interruption. The SQCK signal is monitored by software scanning and the reading of SUBQ data is started on detection of the H-level signal. At that time, the data must be read for a maximum approx. 2 ms because the period until the next BLKCK signal output is turned on is approx. 4.6 ms.





Figure 7-2-6 CLDCK, SUBC and SBCK timing

## 7-2 (5) EDATA error rate monitor function

The error rate can be monitored through the STAT pin. The error rate is the number of frames (FLAG0=H), where C1 errors are detected, out of 2048 frames of data. The rate monitored is within an output range between 0 and 255.

By changing the command, the number of interpolation flag (IPFLAG) signals out of 2048 frames of data is monitored within an output range between 0 and 255.

| Monitoring | method          |   | ag definite<br>t <sub>D</sub> =Max. |                         |  |
|------------|-----------------|---|-------------------------------------|-------------------------|--|
| MCLK       |                 |   |                                     |                         |  |
| MDATA      | 46h (b9Ål / 7Ah |   | <br> <br> <br> <br>                 |                         |  |
| MLD        |                 |   | <br> <br> <br> <br> <br>            |                         |  |
| STAT       |                 | 1 | <br> <br>  Flag                     | D7 D6 D5 D4 D3 D2 D1 D0 |  |

The EDATA output command 7Ah is input after setting the EDATA change command in 46h(b9).

The flag must be checked after the point of the flag definite delay.

If the flag is set to L level, there is no need to read the error rate data because the rate is the same as the error rate data previously read.

Input the MCLK signal and read the error rate if the flag is set to H level.

# 7-2 (6) CD-TEXT interface



CD-TEXT mode 2





# MN662790RSC



| CD-TEXT N      | Mode 4                   |                        |              |          |                   |                  |          |
|----------------|--------------------------|------------------------|--------------|----------|-------------------|------------------|----------|
| Internal BLKCK |                          |                        |              |          |                   |                  |          |
| BLKCK          |                          | ſ                      | <u>[</u>     |          |                   |                  |          |
| SQCK           |                          |                        |              |          |                   |                  |          |
| SUBQ           | SUBQ<br>SUBQ<br>CRC TEXT | CRC TEXT data TEXT CRC | TEXT<br>data | TEXT CRC | TEXT<br>data TEXT | CRC TEXT<br>data | SUBQ CRC |
| MCLK           |                          |                        |              |          |                   |                  |          |
| MDATA          |                          | Mode 4 setting         |              |          |                   | Mode 4           | released |
| MLD            |                          |                        |              |          |                   |                  |          |

Mode 4 must be released before the rising edge of BLKCK.

# 7-2 (7) Digital PLL setting

For an improvement in playability of this LSI, a digital PLL circuit is built in so that the LSI will be in stable operation without being influenced by digital noise. The lock range of this PLL circuit is not as wide as an analog PLL circuit. Therefore, a system controller is required with an analog PLL circuit employed so that the analog PLL circuit will be used in access operation and switched over to the digital PLL circuit at the end of the access operation.

The digital PLL is available in normal- and 2x-speed playback modes.

The following mode combinations can be set.

| Data | Address | Function                        | N | ormal-spe  | ed pla | ayback | 2x-speed playback |        |   |         |  |  |  |
|------|---------|---------------------------------|---|------------|--------|--------|-------------------|--------|---|---------|--|--|--|
| D10  | 4E      | Digital PLL operating frequency | 0 | $\times 1$ | 1      | ×2     | 1                 | ×2     | 1 | ×2      |  |  |  |
| D7   |         | Resolution                      | 0 | 1/8        | 1      | 1/16   | 0                 | 1/8    | 1 | 1/16    |  |  |  |
| D6   |         | VCO oscillation<br>frequency    | 0 | 67 MHz     | 0      | 67 MHz | 0                 | 67 MHz | 1 | 138 MHz |  |  |  |

Use the SYFLG (i.e., the CLV synchronous establishment detecting flag) in the following sequence to switch over the analog PLL circuit to digital PLL circuit.



- Note 1) Change the digital PLL circuit over to the analog PLL circuit at the start point of the access operation. Change the digital PLL circuit over to the analog PLL circuit when the reading of the Q-code fails while the LSI is in PLAY operation. Use a sequence like the one shown above to change the digital PLL circuit over to the analog PLL circuit.
- Note 2) The SYFLG can be used in playback mode after a short track jump, such as a single-track jump, or a kick. In that case, make sure that the Q-code is read properly in a sequence like the one shown above after the track jump or kick is performed.

# 7-2 (8) Video CD setting

It is desirable to increase the probability of correction rather than decrease the probability of error correction for video CD in playback mode. Therefore, set the C2 correction to quadruple correction.

Set the C2 correction to triple correction when playing back an audio CD.

| Data | Address | Function                   |   | Video CD             |   | Audio CD          |
|------|---------|----------------------------|---|----------------------|---|-------------------|
| D6   | 46      | Selection of C2 correction | 1 | Quadruple correction | 0 | Triple correction |
| D2   |         | concetion                  | 1 |                      | 0 |                   |
| D1   | -       |                            | 1 |                      | 0 |                   |

## 7-2 (9) Digital audio interface Bit V control

D7 and D5 of microcomputer command address 42h are used for the Bit V control of the digital audio interface.

|   | Data (16 bits) |   |   |   |                |   |   |   |   |   |   |   |   | Address (8 bits) | Function (*: Setting at reset) |     |                                                                    |
|---|----------------|---|---|---|----------------|---|---|---|---|---|---|---|---|------------------|--------------------------------|-----|--------------------------------------------------------------------|
| Χ | Х              | Χ | Х | Х | ID10<br>X<br>X | Х | Х | Х | Х | 0 | Х | Х | Х | Х                | Х                              | 42h | TX Bit V change (in interpolation mode)<br>* Bit V ON<br>Bit V OFF |
|   |                |   |   |   | X<br>X         |   |   | - |   |   |   |   |   |                  |                                |     | TX Bit V change (in ATT mode)<br>* Bit V ON<br>Bit V OFF           |

Note 1) The LSI in ATT mode means that the LSI is in digital attenuation, soft attenuation, or soft muting mode. The Bit V is, however, always off if the LSI is under -12 dB control for serial data attenuation with D4 of 46h set to on.

If the Bit V is set to off in ATT mode for a TX Bit V change, the Bit V is on when the digital or soft attenuation level is set to 0 (i.e.,  $-\infty$  dB).

Note 2) The Bit V is always on in TX mute control or mute control through the DMUTE pin.

## 7-2 (10) Audio output MUTE

The microcomuputer command makes it possible to mute SRDATA output, DF/DAC output, or TX output independently.

| DMUTE<br>pin | D15 | D14 | D13 | D12         | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Address | SRDATA<br>output | DF/DAC<br>output                | TX output            |
|--------------|-----|-----|-----|-------------|-----|-----|----|----|----|----|----|----|----|----|----|----|---------|------------------|---------------------------------|----------------------|
| L            |     |     |     | X<br>X      |     | -   |    |    |    |    |    |    |    |    |    |    | 46      |                  |                                 | MUTE OFF<br>MUTE OFF |
|              | Χ   | Х   | Х   | X<br>X<br>X | Χ   | Х   | Х  | Х  | Х  | 0  | Х  | 1  | Х  | Х  | Х  | Х  | .2      | MUTE OFF         | MUTE OFF<br>MUTE OFF<br>MUTE ON | MUTE ON              |
| Н            | Х   | Х   | Х   | Х           | Х   | Х   | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | Х  | XX      | MUTE ON          | MUTE ON                         | MUTE ON              |

All outputs can be muted through the DMUTE pin.

# 7-2 (11) Error correction

This LSI performs double correction for the C1 decoder and triple correction/quadruple correction for the C2 decoder.

- For the C2 decoder, when the data is judged impossible to correct or not highly reliable (having a high probability of erroneous correction or overlooking), it is interpolated by the interpolation circuit. (In the case of audio mode I)
- For the C1 and C2 decoders, correction results are output from the FLAG pin as FLAG0 to FLAG5.

When the C1 decoder detects an error for FLAG0, "H" is output for approx. 4.6  $\mu$ s, starting from the rising edge of FCLK.

FLAG1 to FLAG6 are output from FLAG pin in synchronization with the falling edge of SBCK input from the outside.

| FLAG5 | FLAG4 | FLAG3 | FLAG2 | FLAG1 | FLAG0 |                                    |
|-------|-------|-------|-------|-------|-------|------------------------------------|
| ×     | ×     | ×     | 0     | 0     | 0     | C1 no error                        |
| ×     | ×     | ×     | 0     | 1     | 1     | C1 single error correction         |
| ×     | ×     | ×     | 1     | 0     | 1     | C1 double error correction         |
| ×     | ×     | ×     | 1     | 1     | 1     | C1 correction impossible           |
| 0     | 0     | 0     | ×     | ×     | ×     | C2 no error                        |
| 0     | 0     | 1     | ×     | ×     | ×     | C2 single error correction         |
| 0     | 1     | 0     | ×     | ×     | ×     | C2 double error correction         |
| 0     | 1     | 1     | ×     | ×     | ×     | C2 double correction impossible    |
| 1     | 0     | 0     | ×     | ×     | ×     | C2 triple error correction         |
| 1     | 0     | 1     | ×     | ×     | ×     | C2 triple correction impossible    |
| 1     | 1     | 0     | ×     | ×     | ×     | C2 quadruple error<br>correction   |
| 1     | 1     | 1     | ×     | ×     | ×     | C2 quadruple correction impossible |

<Meanings of FLAGs>
Flag Output Timings (At Normal-Speed)



X If the falling edge of clock is input to SBCK while FLAG0 is being output, an output from FLAG pin will be switched from FLAG0 to FLAG1.

#### PRODUCT STANDARDS

#### ABSOLUTE MAXIMUM RATINGS Α

|    | A. ABSOLUTE MAXIM             | IUM RAT                             | TINGS                                                                            | T <sub>a</sub> = 25 ℃ |                                                   |  |
|----|-------------------------------|-------------------------------------|----------------------------------------------------------------------------------|-----------------------|---------------------------------------------------|--|
|    | Parameter                     | Symbol                              | Rating                                                                           | Unit                  | Note                                              |  |
| A1 | Supply voltage                | V <sub>DD</sub><br>AV <sub>DD</sub> | -0.3 to +4.6                                                                     | V                     | V <sub>SS</sub> =0 V<br>AV <sub>SS</sub> =0 V     |  |
| A2 | 5-V reference voltage         | V <sub>CC5V</sub>                   | -0.3 to +5.7                                                                     | V                     | V <sub>SS</sub> =0 V<br>AV <sub>SS</sub> =0 V     |  |
| A3 | Input voltage                 | VI                                  | $V_{SS}$ =0.3 to $V_{DD}$ +0.3<br>AV <sub>SS</sub> =0.3 to AV <sub>DD</sub> +0.3 | V                     | V <sub>SS</sub> =0 V<br>AV <sub>SS</sub> =0 V     |  |
| A4 | Output voltage                | V <sub>O</sub>                      | $V_{SS}$ =0.3 to $V_{DD}$ +0.3<br>AV <sub>SS</sub> =0.3 to AV <sub>DD</sub> +0.3 | V                     | V <sub>SS</sub> =0 V<br>AV <sub>SS</sub> =0 V     |  |
| A5 | Power dissipation             | P <sub>D</sub>                      | 580                                                                              | mW                    | $V_{SS}=0 V$ $AV_{SS}=0 V$ $T_a = 85 °C$ (Note 7) |  |
| A6 | Operating ambient temperature | T <sub>opr</sub>                    | - 30 to +85                                                                      | $^{\circ}$            |                                                   |  |
| A7 | Storage temperature           | T <sub>stg</sub>                    | -55 to +125                                                                      | °C                    |                                                   |  |

The absolute maximum ratings are the limit values beyond which the device may be broken. Note 1) They do not assure operations.

Each of  $V_{SS}$ ,  $DV_{SS1}$ ,  $AV_{SS1}$  and  $AV_{SS2}$  pins should be directly connected to the ground and used at the Note 2) same voltage.

Note 3) Each of V<sub>DD</sub>, DV<sub>DD1</sub>, AV<sub>DD1</sub> and AV<sub>DD2</sub> pins should be directly connected to the specified power supply and used at the same voltage.

Note 4)  $V_{DD}$ ,  $DV_{DD1}$ ,  $AV_{DD1}$  and  $AV_{DD2}$  should be powered up at the same time.

Note 5) Connect a bypass capacitor (0.1 µF or more) between V<sub>DD</sub> and V<sub>SS</sub> pins, between DV<sub>DD1</sub> and DV<sub>SS1</sub> pins, between  $AV_{DD1}$  and  $AV_{SS1}$  pins, between  $AV_{DD2}$  and  $AV_{SS2}$  pins and between  $V_{REF}$  and  $V_{SS}$  pins.

The operation of the audio D/A converter is guaranteed only for operation in normal-speed playback Note 6) mode.

Note 7) Condition: This LSI shall be mounted on a standard glass epoxy board (75 mm $\times$ 75 mm $\times$ 0.8 mm).

#### **B. OPERATING CONDITIONS**

| $T_a = -30 \degree C$ to $+85 \degree C, V_{SS} = 0 V$ |
|--------------------------------------------------------|
| $AV_{SS} = 0 V$                                        |

| Parameter |                               | Symbol Conditions |                                    | Unit |     |      |      |
|-----------|-------------------------------|-------------------|------------------------------------|------|-----|------|------|
|           |                               |                   |                                    | min  | typ | max  | Unit |
| B1        | Digital system supply voltage | V <sub>DD</sub>   | Normal-and 2x-speed playback modes | 3.0  | 3.3 | 3.6  | V    |
| B2        | Analog system supply voltage  | AV <sub>DD</sub>  | Normal-and 2x-speed playback modes | 3.0  | 3.3 | 3.6  | V    |
| B3        | Digital system supply voltage | V <sub>DD1</sub>  | 4x-speed playback mode             | 3.2  | 3.3 | 3.6  | V    |
| B4        | Analog system supply voltage  | AV <sub>DD1</sub> | 4x-speed playback mode             | 3.2  | 3.3 | 3.6  | V    |
| В5        | 5-V reference voltage         | V <sub>CC5V</sub> |                                    | 4.75 | 5.0 | 5.25 | V    |

Note 9) It is recommended to basically use  $AV_{DD}$  at the same voltage as  $DV_{DD}$ .

#### Self-excited Oscillation 1 (Note 10)

| 11010 | Solf excited Oscillation 1 (Note 10) $T_a = -30 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}, V_{SS} = 0 \text{ V}$ |                   |                    |                    |         |  |     |  |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|---------|--|-----|--|--|--|
|       | Self-excited Oscillation                                                                                                 | V                 | $v_{\rm DD} = 3.3$ | V, AV <sub>S</sub> | s = 0 V |  |     |  |  |  |
| B6    | Crystal frequency                                                                                                        | f <sub>xtal</sub> |                    |                    | 16.9344 |  | MHz |  |  |  |
| B7    | External capacitance 1                                                                                                   | C1                | CSEL=L             |                    | 5       |  | pF  |  |  |  |
| B8    | External capacitance 2                                                                                                   | C2                |                    |                    | 5       |  | pF  |  |  |  |

#### External Clock Input 1 (Note 11), (Note 12)

| B9  | Clock input frequency  | f <sub>X1</sub>  | CSEL = L $C3 = 1000  pF$ Switching level V <sub>X1</sub> /2 |      | 16.9344 | MHz    |
|-----|------------------------|------------------|-------------------------------------------------------------|------|---------|--------|
| B10 | Clock input amplitude  | V <sub>X1</sub>  |                                                             | 2.0  |         | V[P-P] |
| B11 | High-level pulse width | t <sub>X1H</sub> |                                                             | 26   | 29.5    | ns     |
| B12 | Low-level pulse width  | t <sub>X1L</sub> |                                                             | 26   | 29.5    | ns     |
| B13 | External capacitance 3 | C3               |                                                             | 1000 |         | pF     |

#### External Clock Input 2 (Note 11), (Note 12)

| B14 | Clock input frequency  | f <sub>X1</sub>  | CSEL=H<br>C3=1000 pF<br>Switching level $V_{X1}/2$ |      | 33.8688 | MHz    |
|-----|------------------------|------------------|----------------------------------------------------|------|---------|--------|
| B15 | Clock input amplitude  | V <sub>X1</sub>  |                                                    | 2.0  |         | V[P-P] |
| B16 | High-level pulse width | t <sub>X1H</sub> |                                                    | 13   | 14.8    | ns     |
| B17 | Low-level pulse width  | t <sub>X1L</sub> |                                                    | 13   | 14.8    | ns     |
| B18 | External capacitance 3 | C3               |                                                    | 1000 |         | pF     |

$$T_a = -30 \degree C$$
 to  $+85 \degree C, V_{SS} = 0 V$   
 $V_{DD} = 3.3 V, AV_{SS} = 0 V$ 

Note 10) Oscillation circuit



The appropriate capacitors' values differ according to the oscillator used. Use the values specified by the oscillator manufacturer.

Note 11) External clock input 1



Note 12) External clock



- C. Electrical Characteristics
  - (1) DC Characteristics

 $V_{CC5V} = 5.0 V$   $V_{SS} = 0 V$   $AV_{DD} = V_{DD}, AV_{SS} = 0 V$   $T_a = -30 \degree C \text{ to } +85 \degree C$  $f_{X1} = 16.9344 \text{ MHz}$ 

|    | Parameter               | Symbol            | Conditions                                                                                                                                                    |     | Limits |     | Unit |
|----|-------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-----|------|
|    | Farameter               | Symbol Conditions |                                                                                                                                                               | min | typ    | max | Omt  |
| C1 | Supply current          | I <sub>DD</sub>   | V <sub>DD</sub> =3.3 V<br>No external load during normal-<br>speed playback mode                                                                              |     | 45     | 100 | mA   |
| C2 | Total power consumption | P <sub>tot</sub>  | $T_a=25 \degree C$ $f_{X1}=16.9344 \text{ MHz}$<br>CSEL=L                                                                                                     |     | 150    | 330 | mW   |
| C3 | Supply current          | I <sub>DD</sub>   | V <sub>DD</sub> =3.3 V<br>No external load during 2x-                                                                                                         |     | 50     | 103 | mA   |
| C4 | Total power consumption | P <sub>tot</sub>  | No external load during $2x$ -<br>speed playback mode<br>$T_a=25 \ ^{\circ}C f_{X1}=16.9344 \text{ MHz}$<br>CSEL=L<br>When DF/DAC clock fixed<br>mode is set. |     | 170    | 340 | mW   |
| C5 | Supply current          | I <sub>DD</sub>   | V <sub>DD</sub> =3.3 V<br>No external load during 4x-                                                                                                         |     | 60     | 105 | mA   |
| C6 | Total power consumption | P <sub>tot</sub>  | speed playback mode<br>$T_a=25 \ ^{\circ}C \ f_{X1}=16.9344 \text{ MHz}$<br>CSEL=L<br>When DF/DAC clock fixed<br>mode is set.                                 |     | 200    | 345 | mW   |

 $V_{CC5V} = 5.0 V$   $V_{DD} = 3.3 V, V_{SS} = 0 V$   $AV_{DD} = 3.3 V, AV_{SS} = 0 V$   $T_a = -30 °C to + 85 °C$  $f_{X1} = 16.9344 MHz \text{ or } 33.8688 MHz$ 

| Parameter | Symbol | Conditions |     | Limits |     | Unit |
|-----------|--------|------------|-----|--------|-----|------|
|           | Symbol | Conditions | min | typ    | max |      |

|    | Input Pins (1) *1           |                  |                          |                    |  |                    |    |  |  |  |
|----|-----------------------------|------------------|--------------------------|--------------------|--|--------------------|----|--|--|--|
| C7 | Input voltage<br>high level | V <sub>IH1</sub> |                          | 0.7V <sub>DD</sub> |  | V <sub>DD</sub>    | V  |  |  |  |
| C8 | Input voltage<br>low level  | V <sub>IL1</sub> |                          | 0                  |  | 0.3V <sub>DD</sub> | V  |  |  |  |
| С9 | Input leakage current       | I <sub>LK1</sub> | $V_{IN} = 0$ to $V_{DD}$ |                    |  | ±1                 | μΑ |  |  |  |

| <b>Input Pins</b> | (2) | *2 |
|-------------------|-----|----|
|-------------------|-----|----|

| C10 | Input voltage<br>high level | V <sub>IH2</sub> |                            | 2.0 | V <sub>CC5V</sub> | V  |
|-----|-----------------------------|------------------|----------------------------|-----|-------------------|----|
| C11 | Input voltage<br>low level  | V <sub>IL2</sub> |                            | 0   | 0.8               | V  |
| C12 | Input leakage current       | I <sub>LK2</sub> | $V_{IN} = 0$ to $V_{CC5V}$ |     | ±1                | μΑ |

Input Pin (3) SBCK

| C13 | Input voltage<br>high level | V <sub>IH3</sub> |                          | 2.0 | 5.25 | V  |
|-----|-----------------------------|------------------|--------------------------|-----|------|----|
| C14 | Input voltage<br>low level  | V <sub>IL3</sub> |                          | 0   | 0.8  | V  |
| C15 | Input leakage<br>current    | I <sub>LK3</sub> | $V_{IN} = 0$ V to 5.25 V |     | ±1   | μΑ |

\*1 TEST3, OFT, RFDET, BDO, TEST, IOSEL

\*2 MCLK, MDATA, MLD, SQCK/GIO0, DMUTE, RST, RSEL/GIO3, CSEL, PSEL, SSEL, MSEL

| Parameter | Symbol | Conditions |     | Limits |     | Unit |
|-----------|--------|------------|-----|--------|-----|------|
| Tarameter | Symbol | Conditions | min | typ    | max | Om   |

| Output Pins (1) | *3 |
|-----------------|----|
|-----------------|----|

| C16 | Output voltage<br>high level | V <sub>OH1</sub> | $I_{OH1} = -2.0 \text{ mA}$ | $V_{DD} = 0.6$ |     | V |
|-----|------------------------------|------------------|-----------------------------|----------------|-----|---|
| C17 | Output voltage<br>low level  | V <sub>OL1</sub> | $I_{OL1}=2.0 \text{ mA}$    |                | 0.4 | V |

| Output Pins ( | 2) |
|---------------|----|
|---------------|----|

\*4

| C18 | Output voltage<br>high level    | V <sub>OH2</sub> | $I_{OH2} = -2.0 \text{ mA}$  | $V_{DD} = 0.6$ |     | V  |
|-----|---------------------------------|------------------|------------------------------|----------------|-----|----|
| C19 | Output voltage<br>low level     | V <sub>OL2</sub> | I <sub>OL2</sub> =2.0 mA     |                | 0.4 | V  |
| C20 | Output leakage<br>current (ECM) | I <sub>LK2</sub> | Hi-Z<br>$V_0 = 0$ V to 3.3 V |                | ±1  | μA |

# \*3 BCLK, LRCK, SRDATA, SENSE, FLOCK, SUBQ, STAT, SMCK, PC, LDON, WVEL, EFM, PCK, SUBC, BYTCK/TRVSTP, GIO1/CLDCK, GIO2/FCLK, IPFLAG, CLVS, CRC, DEMPH, TX, BLKCK, FLAG, RESY/FLAG6

**\***4 ECM

C21

C22

C23

C24

C25

C26

C27

C28

C29

C30

C31

|   |                                                    |                                    | f <sub>X1</sub> =                                                                 | $V_{DD}$<br>AV <sub>I</sub><br>T <sub>a</sub> = | $5_{5V} = 5.0$<br>$5_{00} = 3.3 V$<br>$-30 ^{\circ}C$<br>MHz or | $V_{SS} = 0$<br>V, AV <sub>SS</sub><br>to +85 | °C 0 V    |
|---|----------------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------|-----------|
|   | Parameter                                          | Symbol                             | Conditions                                                                        |                                                 | Limits                                                          |                                               | Unit      |
|   | i diameter                                         | Symoor                             | Conditions                                                                        | min                                             | typ                                                             | max                                           | Oint      |
|   | Analog System Input                                | Pin (1)                            | I <sub>REF</sub>                                                                  |                                                 |                                                                 |                                               |           |
| 1 | Input current                                      | I <sub>REF</sub>                   | When pulled up by a 120-k $\Omega$ resistor                                       | 11                                              | 20                                                              | 28                                            | μΑ        |
|   | Analog System Input                                | Pin (2)                            | ARF                                                                               |                                                 |                                                                 |                                               |           |
| 2 | Input signal amplitude                             | V <sub>ARF</sub>                   | Input level of the EFM signal in the application circuit of the DSL circuit block | 0.5                                             | 1.0                                                             |                                               | V[P-P]    |
| 3 | Input leakage current                              | I <sub>LKA</sub>                   |                                                                                   |                                                 |                                                                 | ±1                                            | μΑ        |
|   | Analog System Input                                | Pin (3)                            | DRF                                                                               |                                                 |                                                                 |                                               |           |
| 1 | Input leakage current                              | I <sub>LKA</sub>                   |                                                                                   |                                                 |                                                                 | ±1                                            | μΑ        |
| 5 | Internal resistance<br>between ARF and<br>DRF pins | R <sub>DRF</sub>                   | 2x-speed playback mode<br>ARF=1.65 V                                              |                                                 |                                                                 | 10                                            | kΩ        |
|   | Analog System Outpu                                | ut Pin (1)                         | ) DSLF (I <sub>REF</sub> pin is pulled up to AV                                   | / <sub>DD</sub> by a                            | 120-kΩ1                                                         | resistor)                                     | (Note 13) |
| 5 | Output current (N)                                 | I <sub>DSH</sub>                   | BDO=L, Tracking ON-state<br>DSLF=1.65 V, ARF=3.3 V                                | +45                                             | +59                                                             | +75                                           | μΑ        |
| 7 | Output current (P)                                 | I <sub>DSL</sub>                   | BDO=L, Tracking ON-s tate<br>DSLF=1.65 V, ARF=0 V                                 | -45                                             | -59                                                             | -75                                           | μΑ        |
| 3 | Output unbalance<br>current                        | I <sub>DSH</sub> +I <sub>DSL</sub> | DSLF=1.65 V<br>Normal current output mode                                         | -7.0                                            | -1.0                                                            | +5.0                                          | μΑ        |
|   | Analog System Outpu                                | ut Pin (2)                         | PLLF (I <sub>REF</sub> pin is pulled up to                                        | AV <sub>DD</sub> b                              | y a 120-l                                                       | $x\Omega$ resis                               | tor)      |
| 9 | Phase comparison<br>output current (N)             | I <sub>PFH</sub>                   | BDO=L, Tracking OFF-state                                                         | 52                                              | 67                                                              | 89                                            | μΑ        |
| ) | Phase comparison<br>output current (P)             | I <sub>PFL</sub>                   | BDO=L, Tracking OFF-state                                                         | -52                                             | -67                                                             | -89                                           | μΑ        |
| 1 | Phase comparison<br>output unbalance<br>current    | I <sub>PFH</sub> +I <sub>PFL</sub> | BDO=L, Tracking OFF-state<br>Normal current output mode                           | -8.55                                           | -2.55                                                           | +4.45                                         | μΑ        |
| 2 | Leakage current                                    | I <sub>LKP1</sub>                  | Hi-Z                                                                              |                                                 |                                                                 | ±1                                            | μΑ        |
|   |                                                    |                                    |                                                                                   |                                                 |                                                                 |                                               |           |

Т

# $V_{CC5V}=5.0 V$ $V_{DD} = 3.3 \text{ V}, V_{SS} = 0 \text{ V}$ AV<sub>DD</sub> = 3.3 V, AV<sub>SS</sub> = 0 V $T_a = -30 \ \text{C} \text{ to } + 85 \ \text{C}$ $f_{X1} = 16.9344 \text{ MHz or } 33.8688 \text{ MHz}$

| Parameter |                                                    | Symbol            | ymbol Conditions                                                                                                                                                                                                                                                |                             | Limits                       |                               |         |
|-----------|----------------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------------------|-------------------------------|---------|
|           |                                                    |                   | Conditions                                                                                                                                                                                                                                                      | min                         | typ                          | max                           | Unit    |
|           | Analog System Outp                                 | out Pin (2        | ) PLLF (I <sub>REF</sub> pin is pulled up to A                                                                                                                                                                                                                  | AV <sub>DD</sub> by         | y a 120-k                    | $x\Omega$ resis               | tor)    |
| C34       | VCO oscillation<br>frequency 2                     | f <sub>VCO2</sub> | 2x-speed playback mode<br>(With I <sub>REF</sub> pin as shown in the<br>recommended circuit diagram)                                                                                                                                                            | 7.42                        |                              | 9.84                          | MHz     |
| C35       | VCO oscillation<br>frequency 3                     | f <sub>VCO3</sub> | 4x-speed playback mode<br>(With $I_{REF}$ pin as shown in the<br>recommended circuit diagram)                                                                                                                                                                   | 14.84                       |                              | 25.93                         | MHz     |
|           | Analog System Outp                                 | out Pin (3        | ) VCOF (I <sub>REF</sub> pin is pulled up to                                                                                                                                                                                                                    | AV <sub>DD</sub> b          | y a 120-                     | $\mathbf{k}\Omega$ resi       | stor)   |
| C36       | Phase comparison<br>output current (N)             | $I_{VFH}$         |                                                                                                                                                                                                                                                                 | 40                          | 54                           | 71                            | μΑ      |
| C37       | Phase comparison<br>output current (P)             | I <sub>VFL</sub>  |                                                                                                                                                                                                                                                                 | -40                         | -54                          | -71                           | μΑ      |
| C38       | Input leakage current                              | I <sub>LKV</sub>  | Hi-Z                                                                                                                                                                                                                                                            |                             |                              | ±1                            | μΑ      |
| C39       | Jitter-free VCO<br>oscillation frequency           | f <sub>VCO4</sub> | With $I_{REF}$ pin as shown in the recommended<br>circuit diagram (4x-speed mode)<br>With $I_{REF}$ pin as shown in the recommended<br>circuit diagram (2x-speed mode)<br>With $I_{REF}$ pin as shown in the recommended<br>circuit diagram (Normal-speed mode) | 19.6438<br>9.8219<br>4.9109 | 33.8688<br>16.9344<br>8.4672 | 50.8032<br>25.4016<br>12.7008 | MHz     |
|           | Analog System Outp                                 | out Pin (4        | ) PLLF2 (I <sub>REF</sub> pin is pulled up to                                                                                                                                                                                                                   | AV <sub>DD</sub> ł          | oy a 120                     | -kΩ resi                      | stor)   |
| C40       | Leakage current                                    | I <sub>LKP2</sub> |                                                                                                                                                                                                                                                                 |                             |                              | ±1                            | μΑ      |
| C41       | Internal resistance between<br>PLLF and PLLF2 pins | R <sub>PLLF</sub> | PLLF=1.65 V                                                                                                                                                                                                                                                     |                             |                              | 250                           | Ω       |
|           | Analog System Input                                | t Pin (4)         | TRCRS                                                                                                                                                                                                                                                           |                             |                              |                               |         |
| C42       | Input signal amplitude                             | V <sub>TRC</sub>  | TRCRS signal input level<br>(with V <sub>REF</sub> level as a center)                                                                                                                                                                                           | 2                           |                              |                               | V[P-P]  |
| C43       | Input leakage current                              | I <sub>LKT</sub>  |                                                                                                                                                                                                                                                                 |                             |                              | ±1                            | μA      |
|           | Analog System Outp                                 | out Pin (5        | ) VCOF2 (I <sub>REF</sub> pin is pulled up to                                                                                                                                                                                                                   | o AV <sub>DD</sub>          | by a 120                     | )-k $\Omega$ res              | sistor) |
| C44       | Phase comparison<br>output current (N)             | I <sub>VFH2</sub> |                                                                                                                                                                                                                                                                 | 40                          | 54                           | 71                            | μΑ      |
| C45       | Phase comparison<br>output current (P)             | I <sub>VFL2</sub> |                                                                                                                                                                                                                                                                 | -40                         | -54                          | -71                           | μΑ      |
| C46       | Input leakage current                              | I <sub>LKV2</sub> | Hi-Z                                                                                                                                                                                                                                                            |                             |                              | ±1                            | μΑ      |
| C47       | VCO oscillation<br>frequency                       | f <sub>VC05</sub> | With $I_{REF}$ pin as shown in the recommended circuit diagram                                                                                                                                                                                                  |                             | 33.8688                      |                               | MHz     |



Recommended Circuit Diagram to DSL / PLL and Jitter-free VCOF Blocks

- \* When 4x-speed playback mode with a 16.9344-MHz clock or a jitter-free function is not used, connect the VCOF pin to V<sub>DD</sub> or ground.
- \* It is necessary to change a value of the resistor connected to I<sub>REF</sub> pin to adjust the oscillation frequency in 4x-speed playback mode.
- Note 13) Insert a 100-k $\Omega$  resistor between the DSLF and PCK / DSLB pins or between the DSLF and DSLBDA pins to use the DSL balance correction function.
- Note 14) This recommended circuit is typical, so it is necessary to choose external components' values with due regard to playability.

|     |                             |                  | f <sub>X1</sub> =1        | $V_{DD}^{=}$<br>AV <sub>DI</sub><br>T <sub>a</sub> =- | V = 5.0 V<br>= 3.3 V, $V_0 = 3.3 V$<br>- 30 °C to<br>MHz or 3 | $V_{SS} = 0$<br>, $AV_{SS} = 0$<br>, $+85$ °C | =0 V<br>C |
|-----|-----------------------------|------------------|---------------------------|-------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------|-----------|
|     |                             | 0 1 1            |                           |                                                       | Limits                                                        |                                               |           |
|     | Parameter                   | Symbol           | Conditions                | min                                                   | typ                                                           | max                                           | Unit      |
|     | Analog System Input         | Pins (5)         | TE, FE, RFENV             |                                                       |                                                               |                                               |           |
| C48 | Input voltage<br>high level | V <sub>IH4</sub> |                           |                                                       |                                                               | AV <sub>DD</sub>                              | V         |
| C49 | Input voltage<br>low level  | V <sub>IL4</sub> |                           | 0                                                     |                                                               |                                               | V         |
|     | Analog System Input         | Pin (6)          | V <sub>REF</sub>          | -                                                     |                                                               |                                               |           |
| C50 | Input voltage               | V <sub>I5</sub>  |                           |                                                       | 0.5AV <sub>DD</sub>                                           |                                               | V         |
|     | Analog System Outpu         | t Pins (6)       | ) TVD, TRD, FOD, TBAL, FI | BAL, EC                                               | CS, DSL                                                       | BDA                                           |           |
|     |                             |                  | Load: ±300 µA             |                                                       |                                                               |                                               |           |

| C51 | Load<br>characteristic | V <sub>O4</sub> | Load: $\pm$ 300 µA<br>Difference from no load state<br>at 20 %, 50 % and 80 % of full-<br>scale. |  |  | ±4.0 | LSB |
|-----|------------------------|-----------------|--------------------------------------------------------------------------------------------------|--|--|------|-----|
|-----|------------------------|-----------------|--------------------------------------------------------------------------------------------------|--|--|------|-----|

| $V_{CC5V} = 5.0 V$                          |
|---------------------------------------------|
| $V_{DD} = 3.3 V, V_{SS} = 0 V$              |
| $AV_{DD}=3.3 V, AV_{SS}=0 V$                |
| $T_a = -30 \degree C$ to $+85 \degree C$    |
| f <sub>X1</sub> =16.9344 MHz or 33.8688 MHz |

| Doromotor | Sumbol | Conditions |     | Limits |     | Unit |
|-----------|--------|------------|-----|--------|-----|------|
| Parameter | Symbol | Conditions | min | typ    | max | Unit |

#### A/D Converter Desired Values (for Servo)

| C52 | Resolution                | RES |                     |  | 8       | bit |
|-----|---------------------------|-----|---------------------|--|---------|-----|
| C53 | Integral nonlinearity     | INL | A/D output=80 to 7F |  | $\pm 2$ | LSB |
| C54 | Differential nonlinearity | DNL | (2's complement)    |  | ±3      | LSB |

## D/A Converter Desired Values (for Servo)

| C55 | Resolution                | RES               |                                                                       |  | 8     | bit |
|-----|---------------------------|-------------------|-----------------------------------------------------------------------|--|-------|-----|
| C56 | Integral<br>nonlinearity  | INL               |                                                                       |  | ±2    | LSB |
| C57 | Differential nonlinearity | DNL               |                                                                       |  | ±0.82 | LSB |
| C58 | Offset                    | DOFF <sub>1</sub> | Digital input 0 (2's complement)<br>Value to 1.65-V output<br>No load |  | ±10   | LSB |
| C59 | Offset                    | DOFF <sub>2</sub> | Value at 25 % of the full-scale No load                               |  | ±10   | LSB |
| C60 | Offset                    | DOFF <sub>3</sub> | Value at 75 % of the full-scale<br>No load                            |  | ±10   | LSB |

| Parameter | Symbol Conditions | Limits     |     |     | Unit |      |
|-----------|-------------------|------------|-----|-----|------|------|
|           | Symbol            | Conditions | min | typ | max  | Unit |

|     |                              | -     |                                                                               |       | · ·   |       |      |
|-----|------------------------------|-------|-------------------------------------------------------------------------------|-------|-------|-------|------|
| C61 | Signal to noise ratio        | S/N   | EIAJ                                                                          | 90    | 97    |       | dB   |
| C62 | Dynamic range                | D.R.  | EIAJ                                                                          | 80    | 88    |       | dB   |
| C63 | Total<br>harmonic distortion | THD+N | EIAJ                                                                          |       | 0.007 | 0.013 | %    |
| C64 | Crosstalk                    |       | EIAJ                                                                          | 70    | 80    |       | dB   |
| C65 | Output level 1               |       | f=1 kHz Full-scale output<br>(Note 16)                                        | 1.12  | 1.32  | 1.55  | Vrms |
| C66 | Output level<br>difference   |       | Difference of OUTL and<br>OUTR pins at output level 1.<br>$20 \log (V_R/V_L)$ | -0.99 |       | +0.99 | dB   |
| C67 | Output level 2               |       | f=1 kHz Full-scale output<br>(Note 17)                                        | 0.68  | 0.79  | 0.93  | Vrms |

D/A Converter Desired Values Analog Characteristics (Note 15), (Note 18)

- Note 15) The analog characteristics indicate the values measured by inserting a 15- $\Omega$  resistor between the AV<sub>DD1</sub> pin and power supply. The typical values are only reference values. They are not guaranteed.
- Note 16) The output level 1 shows the measured value at the output pins of the application circuit.
- Note 17) The output level 2 shows a value at the output pin of this LSI and is calculated by taking the measured value of output level 1, dividing it by the external circuit gain of the application circuit.
- Note 18) Use the D/A converter only in the normal-speed playback mode. Operation of the D/A converter cannot be guaranteed when it is used in the 2x-and 4x-speed modes.

[D/A Converter Application Circuit]



| Parameter |           | Symbol          | Conditions                                          | Limits |     |     | Unit |  |
|-----------|-----------|-----------------|-----------------------------------------------------|--------|-----|-----|------|--|
|           | Tarameter | Symbol          | Conditions                                          | min    | typ | max | Unit |  |
| C68       | Rise time | t <sub>RA</sub> |                                                     |        |     | 250 | ns   |  |
| C69       | Fall time | t <sub>FA</sub> |                                                     |        |     | 250 | ns   |  |
| C70       | Rise time | t <sub>RB</sub> | There should be no noise greater than 20 mV[P-P] in |        |     | 100 | ns   |  |
| C71       | Fall time | t <sub>FB</sub> | signal lines and power supply.                      |        |     | 100 | ns   |  |
| C72       | Rise time | t <sub>RC</sub> |                                                     |        |     | 100 | ns   |  |
| C73       | Fall time | t <sub>FC</sub> |                                                     |        |     | 100 | ns   |  |



 $t_{RA}$ 



SBCK

MLD





|                                        | Damara 4 an     | Symbol            | Symbol Conditions |     | Unit    |     |     |  |  |
|----------------------------------------|-----------------|-------------------|-------------------|-----|---------|-----|-----|--|--|
|                                        | Parameter       | Symbol            | Conditions        | min | min typ | max |     |  |  |
| Microcomputer Instruction Input Timing |                 |                   |                   |     |         |     |     |  |  |
| C74                                    | Clock frequency | f <sub>MCLK</sub> |                   |     |         | 1   | MHz |  |  |

| C74 | Clock frequency   | f <sub>MCLK</sub>                   |     | 1   | MHz |
|-----|-------------------|-------------------------------------|-----|-----|-----|
| C75 | Clock pulse width | t <sub>CH,</sub><br>t <sub>CL</sub> | 300 |     | ns  |
| C76 | Data setup time   | t <sub>DSU</sub>                    | 300 |     | ns  |
| C77 | Data hold time    | t <sub>DH</sub>                     | 300 |     | ns  |
| C78 | Delay time        | t <sub>LDD</sub>                    | 600 |     | ns  |
| C79 | Latch pulse width | t <sub>LDW</sub>                    | 0.6 | 100 | μs  |



|     | Parameter                 |                  | Symbol Conditions — |     |     | - Unit |     |
|-----|---------------------------|------------------|---------------------|-----|-----|--------|-----|
|     |                           |                  |                     |     | typ |        | max |
|     | Subcode Interface (1)     |                  |                     |     |     |        |     |
| C80 | Clock width               | t <sub>CK</sub>  |                     | 1   |     |        | μs  |
| C81 | High-level<br>pulse width | t <sub>CKH</sub> |                     | 400 |     |        | ns  |
| C82 | Low-level<br>pulse width  | t <sub>CKL</sub> |                     | 400 |     |        | ns  |
| C83 | Delay time                | t <sub>SBD</sub> |                     |     |     | 300    | ns  |
| C84 | Setup delay time          | t <sub>SD</sub>  |                     |     |     | 300    | ns  |



| Parameter |                           | Symbol Conditions — | Limits     |     |     | - Unit |     |
|-----------|---------------------------|---------------------|------------|-----|-----|--------|-----|
|           | Taranicui                 | Symbol              | Conditions | min | typ | max    | Ont |
| Š         | Subcode Interface (2)     |                     |            |     |     |        |     |
| C85       | Clock width               | t <sub>SQ</sub>     |            | 500 |     |        | ns  |
| C86       | High-level<br>pulse width | t <sub>SQH</sub>    |            | 200 |     |        | ns  |
| C87       | Low-level<br>pulse width  | t <sub>SQL</sub>    |            | 200 |     |        | ns  |
| C88       | Delay time                | t <sub>SQD</sub>    |            |     |     | 150    | ns  |



|               |                           |                    | f <sub>X1</sub> =1         | $V_{DD}^{=}$<br>AV <sub>DI</sub><br>T <sub>a</sub> =- | V = 5.0 V<br>= 3.3 V,<br>D = 3.3 V<br>− 30 °C to<br>MHz or | $V_{SS} = 0$<br>V, $AV_{SS}^{2}$<br>$D + 85^{\circ}$ | =0 V<br>C |  |  |  |
|---------------|---------------------------|--------------------|----------------------------|-------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------|-----------|--|--|--|
| Parameter Sym |                           |                    | Conditions                 |                                                       | Limits                                                     |                                                      | Unit      |  |  |  |
|               | Tarameter                 | Symbol             | Conditions                 | min                                                   | typ                                                        | max                                                  |           |  |  |  |
| I             | D/A Output Interface 1 *5 |                    |                            |                                                       |                                                            |                                                      |           |  |  |  |
| C89           | Clock width               | t <sub>BCLK</sub>  |                            |                                                       | 354                                                        |                                                      | ns        |  |  |  |
| C90           | High-level<br>pulse width | t <sub>BCLKH</sub> |                            |                                                       | 177                                                        |                                                      | ns        |  |  |  |
| C91           | Low-level<br>pulse width  | t <sub>BCLKL</sub> | Normal-speed playback mode |                                                       | 177                                                        |                                                      | ns        |  |  |  |
| C92           | Setup time                | t <sub>ST</sub>    |                            | 70                                                    |                                                            |                                                      | ns        |  |  |  |
| C93           | Hold time                 | t <sub>HD</sub>    |                            | 70                                                    |                                                            |                                                      | ns        |  |  |  |

#### D/A Output Interface 2 \*5

| C94 | Clock width               | t <sub>BCLK</sub>  |                        |    | 177  | ns |
|-----|---------------------------|--------------------|------------------------|----|------|----|
| C95 | High-level<br>pulse width | t <sub>BCLKH</sub> |                        |    | 88.5 | ns |
| C96 | Low-level<br>pulse width  | t <sub>BCLKL</sub> | 2x-speed playback mode |    | 88.5 | ns |
| C97 | Setup time                | t <sub>ST</sub>    |                        | 30 |      | ns |
| C98 | Hold time                 | t <sub>HD</sub>    |                        | 30 |      | ns |

## D/A Output Interface 3

| ]    | D/A Output Interface 3    |                    | * 5                    |    |      |    |
|------|---------------------------|--------------------|------------------------|----|------|----|
| C99  | Clock width               | t <sub>BCLK</sub>  |                        |    | 88.5 | ns |
| C100 | High-level<br>pulse width | t <sub>BCLKH</sub> |                        |    | 44.2 | ns |
| C101 | Low-level<br>pulse width  | t <sub>BCLKL</sub> | 4x-speed playback mode |    | 44.2 | ns |
| C102 | Setup time                | t <sub>ST</sub>    |                        | 15 |      | ns |
| C103 | Hold time                 | t <sub>HD</sub>    |                        | 15 |      | ns |

#### \* 5 D/A Output Interface



| Parameter | Symbol Conditions |            | Unit |     |     |      |
|-----------|-------------------|------------|------|-----|-----|------|
| Tarancer  | Symbol            | Conditions | min  | typ | max | Unit |

D/A Converter Input Timing

| C104 | BCLK frequency   | f <sub>BCLK</sub>                   |    |      | 4 | MHz |
|------|------------------|-------------------------------------|----|------|---|-----|
| C105 | BCLK pulse width | t <sub>CH,</sub><br>t <sub>CL</sub> | 70 |      |   | ns  |
| C106 | Data setup time  | t <sub>DSU</sub>                    | 70 |      |   | ns  |
| C107 | Data hold time   | t <sub>DH</sub>                     | 70 |      |   | ns  |
| C108 | LRCK frequency   | f <sub>LRCK</sub>                   |    | 44.1 |   | kHz |
| C109 | BCLK-LRCK timing | t <sub>BL,</sub><br>t <sub>LB</sub> | 70 |      |   | ns  |



| Parameter | eter Symbol | Conditions | Limits |     |     | Unit |
|-----------|-------------|------------|--------|-----|-----|------|
|           |             |            | min    | typ | max | Unit |

Reset Timing (Note 19)

| C110 | RST pulse width | t <sub>NRSTL</sub> | 200 |     | μs |
|------|-----------------|--------------------|-----|-----|----|
| C111 | Rise time       | t <sub>RD</sub>    |     | 100 | ns |

Power Supply Ripple Noise (Note 20)

| C112 | Ripple amplitude          | V <sub>RIP</sub> |  | 15 | mV[P-P] |
|------|---------------------------|------------------|--|----|---------|
| C113 | Ripple noise<br>amplitude | V <sub>NZ</sub>  |  | 50 | mV[P-P] |

Note 19) When the power is turned on, reset with the  $\overline{\text{RST}}$  pulse which is equal to or exceeds the above pulse width only after the clock oscillation is stabilized within  $\pm 10$  % of error of the specified oscillation frequency.



Note 20) The standard ripple noise values of the LSI are guaranteed on condition that the values apply to typical 50-Hz to 100-Hz ripples with 500-kHz typical noise and that both the ripples and noise are in sine waveform as shown below. The values, however, vary under the influence of other parts located on the PCB. Therefore, be sure to check the actual values before applying the LSI to practical applications.



#### Package Dimensions (Unit: mm) • LQFP080-P-1414A (lead-free package)



#### Request for your special attention and precautions in using the technical information and semiconductors described in this material

- (1) An export permit needs to be obtained from the competent authorities of the Japanese Government if any of the products or technologies described in this material and controlled under the "Foreign Exchange and Foreign Trade Law" is to be exported or taken out of Japan.
- (2) The technical information described in this material is limited to showing representative characteristics and applied circuits examples of the products. It neither warrants non-infringement of intellectual property right or any other rights owned by our company or a third party, nor grants any license.
- (3) We are not liable for the infringement of rights owned by a third party arising out of the use of the product or technologies as described in this material.
- (4) The products described in this material are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances).

Consult our sales staff in advance for information on the following applications:

- Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
- Any applications other than the standard applications intended.
- (5) The products and product specifications described in this material are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (6) When designing your equipment, comply with the guaranteed values, in particular those of maximum rating, the range of operating power supply voltage, and heat radiation characteristics. Otherwise, we will not be liable for any defect which may arise later in your equipment. Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (7) When using products for which damp-proof packing is required, observe the conditions (including shelf life and amount of time let standing of unsealed items) agreed upon when specification sheets are individually exchanged.
- (8) This material may be not reprinted or reproduced whether wholly or partially, without the prior written permission of Matsushita Electric Industrial Co., Ltd.