## Advance Information

MPC7410RXPEPNS/D Rev. 1, 10/2002

MPC7410 Part Number Specification for the MPC7410RXnnnPE Series

Motorola Part Numbers Affected:

*MPC7410RX450PE MPC7410RX500PE MPC7410RX550PE* 



**MOTOROLA** intelligence everywhere

**\*** digital dna<sup>™</sup>

This document describes part-number-specific changes to recommended operating conditions and revised electrical specifications, as applicable, from those described in the general *MPC7410 Hardware Specifications* (order #: MPC7410EC/D).

Specifications provided in this document supersede those in the *MPC7410 Hardware Specifications*, for the part numbers listed in Table A only. Specifications not addressed herein are unchanged. Because this document is frequently updated, refer to http://www.motorola.com/semiconductors or to your Motorola sales office for the latest version.

Note that headings and table numbers in this document are not consecutively numbered. They are intended to correspond to the heading or table affected in the general hardware specification. Part numbers addressed in this document are listed in Table A. For more detailed ordering information see Table 17.

| Motorola Part  | Operat           | ing Condition | S                   |                                                                          |
|----------------|------------------|---------------|---------------------|--------------------------------------------------------------------------|
| Number         | CPU<br>Frequency | Vdd           | Т <sub>Ј</sub> (°С) | Significant Differences from Hardware Specification                      |
| MPC7410RX450PE | 450 MHz          | 2.0V±50mV     | 0 to 65             | Modified Voltage & Temperature Specification to achieve 450Mhz frequency |
| MPC7410RX500PE | 500 MHz          | 2.0V±50mV     | 0 to 65             | Modified Voltage & Temperature Specification to achieve 500Mhz frequency |
| MPC7410RX550PE | 550 MHz          | 2.0V±50mV     | 0 to 65             | Modified Voltage & Temperature Specification to achieve 550Mhz frequency |

Table A. Part Numbers Addressed by this Data Sheet

# **1.2 Features**

This section summarizes changes to the features of the MPC7410 described in the MPC7410 Hardware Specifications, of which there were none.

# **1.4.1 DC Electrical Characteristics**

 Table 3 provides the recommended operating conditions for the MPC7410 part numbers described herein.

 Table 3. Recommended Operating Conditions

| Character                    | istic                            | Symbol          | Recommended<br>Value | Unit |
|------------------------------|----------------------------------|-----------------|----------------------|------|
| Core supply voltage          |                                  | Vdd             | 2.0V ± 50mV          | V    |
| PLL supply voltage           |                                  | AVdd            | 2.0V ± 50mV          | V    |
| L2 DLL supply voltage        |                                  | L2AVdd          | 2.0V ± 50mV          | V    |
| Processor bus supply voltage | BVSEL = 1 or<br>BVSEL = HRESET   | OVdd            | 3.3V ± 165mV         |      |
|                              | BVSEL = HRESET                   | OVdd            | 2.5V ± 125mV         | V    |
|                              | BVSEL = GND                      | OVdd            | 1.8V ± 90mV          | V    |
| L2 bus supply voltage        | L2VSEL = 1 or<br>L2VSEL = HRESET | L2OVdd          | 2.5V ± 125mV         | V    |
|                              | L2VSEL = GND                     | L2OVdd          | 1.8V ± 90mV          | V    |
| Input voltage                | Processor bus                    | V <sub>in</sub> | GND to OVdd          | V    |
|                              | L2 Bus                           | V <sub>in</sub> | GND to L2OVdd        | V    |
|                              | JTAG Signals                     | V <sub>in</sub> | GND to OVdd          | V    |
| Die-junction temperature     | 1                                | Tj              | 0-65                 | °C   |

### Note:

These are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

Table 6 provides the power consumption for the MPC7410 part at the frequencies described herein.Table 6. Power Consumption for MPC7410

|                      | Processor<br>(CPU)<br>Frequency | Processor<br>(CPU)<br>Frequency | Processor<br>(CPU)<br>Frequency | Unit | Notes |  |
|----------------------|---------------------------------|---------------------------------|---------------------------------|------|-------|--|
|                      | 450Mhz                          | 500Mhz                          | 550Mhz                          |      |       |  |
| Full-On Mode         |                                 |                                 |                                 |      | •     |  |
| Typical              | 5.9                             | 6.5                             | 7.1                             | W    | 1, 3  |  |
| Maximum              | 13.2                            | 14.7                            | 16.2                            | W    | 1, 2  |  |
| Doze Mode            |                                 |                                 |                                 |      |       |  |
| Maximum              | 4.5                             | 5                               | 5.5                             | W    | 1, 2  |  |
| Nap Mode             |                                 |                                 | •                               |      |       |  |
| Maximum              | 2.13                            | 2.25                            | 2.37                            | W    | 1, 2  |  |
| Sleep Mode           |                                 |                                 | •                               |      |       |  |
| Maximum              | 2.13                            | 2.25                            | 2.37                            | W    | 1, 2  |  |
| Sleep Mode—PLL and D | LL Disabled                     |                                 |                                 |      | 1     |  |
| Typical              | 0.5                             | 0.5                             | 0.5                             | W    | 1, 3  |  |
| Maximum              | 2.0                             | 2.0                             | 2.0                             | W    | 1, 2  |  |

### Notes:

- 1. These values apply for all valid processor bus and L2 bus ratios. The values do not include I/O Supply Power (OVdd and L2OVdd) or PLL/DLL supply power (AVdd and L2AVdd). OVdd and L2OVdd power is system dependent, but is typically <10% of Vdd power. Worst case power consumption for AVdd = 15 mw and L2AVdd = 15 mW.
- 2. Maximum power is measured at 65 °C and Vdd = 2.0V while running an entirely cache-resident, contrived sequence of instructions which keep the execution units, including AltiVec, maximally busy.
- 3. Typical power is an average value measured at 65 °C and Vdd = 2.0V in a system while running typical benchmarks.

# 1.4.2.1 Clock AC Specifications

Table 7 provides the additional clock AC timing specifications described in this document. Refer to the *MPC7410 Hardware Specification* for the remaining frequencies.

Table 7. Clock AC Timing Specifications

At recommended operating conditions (See Table 3)

| Characteristic                          | Symbol                                     | 450 MHz |      | 500 MHz |      | 550 MHz |      | Unit | Notes |
|-----------------------------------------|--------------------------------------------|---------|------|---------|------|---------|------|------|-------|
| Gharacteristic                          | Symbol                                     | Min     | Max  | Min     | Max  | Min     | Мах  |      | NOLES |
| Processor frequency                     | f <sub>core</sub>                          | 300     | 450  | 300     | 500  | 300     | 550  | MHz  |       |
| VCO frequency                           | f <sub>VCO</sub>                           | 600     | 900  | 600     | 1000 | 600     | 1100 | MHz  |       |
| SYSCLK frequency                        | f <sub>SYSCLK</sub>                        | 33      | 133  | 33      | 133  | 33      | 133  | MHz  | 1     |
| SYSCLK cycle time                       | t <sub>SYSCLK</sub>                        | 7.5     | 30   | 7.5     | 30   | 7.5     | 30   | ns   |       |
| SYSCLK rise and fall time               | t <sub>KR</sub>                            | _       | 1.0  | _       | 1.0  | _       | 1.0  | ns   | 2     |
|                                         | t <sub>KF</sub>                            | _       | 0.5  | _       | 0.5  | —       | 0.5  | ns   | 3     |
| SYSCLK duty cycle<br>measured at OVdd/2 | t <sub>KHKL</sub> /t <sub>SYS</sub><br>CLK | 40      | 60   | 40      | 60   | 40      | 60   | %    | 4     |
| SYSCLK jitter                           |                                            | —       | ±150 | _       | ±150 | _       | ±150 | ps   | 5     |
| Internal PLL relock time                |                                            | _       | 100  |         | 100  | —       | 100  | μs   | 6     |

### Note:

See general hardware specification.

# 1.4.2.2 Processor Bus AC Specifications

Table 8 provides the processor bus AC timing specifications for the MPC7410 part described in this document.

## Table 8. Processor Bus AC Timing Specifications

At Vdd=AVdd=2.0V $\pm$ 50mV; 0  $\leq$  Tj  $\leq$  65°C, OVdd = 2.5V $\pm$ 0.125V and OVdd = 1.8V $\pm$ 0.090V, 60X bus at 133MHz

| Parameter                                                                              | Symbol             |      | 450, 500, 550<br>Mhz |             | Notes   |
|----------------------------------------------------------------------------------------|--------------------|------|----------------------|-------------|---------|
|                                                                                        |                    | Min  | Max                  |             |         |
| Mode select input setup to HRESET                                                      | t <sub>MVRH</sub>  | 8    | —                    | t<br>sysclk | 2,3,4,5 |
| HRESET to mode select input hold                                                       | t <sub>MXRH</sub>  | 0    | —                    | ns          | 2,3,5   |
| Setup Times:                                                                           |                    |      |                      | ns          | 10      |
| Address/Transfer Attribute                                                             | t <sub>AVKH</sub>  | 1.4  | —                    |             | 6       |
| Transfer Start (TS)                                                                    | t <sub>TSVKH</sub> | 1.4  | _                    |             | _       |
| Data/Data Parity                                                                       | t <sub>DVKH</sub>  | 1.4  | _                    |             | 7       |
| ARTRY/SHD0/SHD1                                                                        | t <sub>ARVKH</sub> | 1.4  | _                    |             | _       |
| All Other Inputs                                                                       | t <sub>IVKH</sub>  | 1.4  | _                    |             | 8       |
| Input Hold Times:                                                                      |                    |      |                      | ns          | 11      |
| Address/Transfer Attribute                                                             | t <sub>AXKH</sub>  | 0    | —                    |             | 6       |
| Transfer Start (TS)                                                                    | t <sub>TSXKH</sub> | 0    | —                    |             | —       |
| Data/Data Parity                                                                       | t <sub>DXKH</sub>  | 0    | —                    |             | 7       |
| ARTRY/SHD0/SHD1                                                                        | t <sub>ARXKH</sub> | 0    | —                    |             | —       |
| All Other Inputs                                                                       | t <sub>IXKH</sub>  | 0    | —                    |             | 8       |
| Valid Times:                                                                           |                    |      |                      | ns          | 12      |
| Address/Transfer Attribute                                                             | t <sub>KHAV</sub>  | _    | 3.0                  |             | 6       |
| TS, ABB, DBB                                                                           | t <sub>KHTSV</sub> | _    | 3.0                  |             | _       |
| Data                                                                                   | t <sub>KHDV</sub>  | _    | 3.5                  |             | 7       |
| Data Parity                                                                            | t <sub>KHDPV</sub> | _    | 3.5                  |             | 7       |
| ARTRY/SHD0/SHD1                                                                        | t <sub>KHARV</sub> | _    | 2.3                  |             | _       |
| All Other Outputs                                                                      | t <sub>KHOV</sub>  | —    | 3.0                  |             | 9       |
| Output Hold Times:                                                                     |                    |      |                      | ns          | 13      |
| Address/Transfer Attribute                                                             | t <sub>KHAX</sub>  | 0.75 | _                    |             | 6       |
| TS, ABB, DBB                                                                           | <sup>t</sup> кнтsx | 0.75 | _                    |             | _       |
| Data/Data Parity                                                                       | t <sub>KHDX</sub>  | 0.6  | —                    |             | 7       |
| ARTRY/SHD0/SHD1                                                                        | t <sub>KHARX</sub> | 0.75 |                      |             | _       |
| All Other Outputs                                                                      | t <sub>KHOX</sub>  | 0.75 |                      |             | 9       |
| SYSCLK to Output Enable                                                                | t <sub>KHOE</sub>  | 0.5  |                      | ns          | 14      |
| SYSCLK to Output High Impedance<br>(all except TS, ABB/AMON(0), ARTRY/SHD, DBB/DMON(0) | t <sub>KHOZ</sub>  | —    | 3.5                  | ns          | 15      |

## Table 8. Processor Bus AC Timing Specifications (continued)

At Vdd=AVdd=2.0V $\pm$ 50mV; 0  $\leq$  Tj  $\leq$  65°C, OVdd = 2.5V $\pm$ 0.125V and OVdd = 1.8V $\pm$ 0.090V, 60X bus at 133MHz

| Parameter                                                             | Symbol              | 450, 500, 550<br>Mhz |     | Unit        | Notes          |  |
|-----------------------------------------------------------------------|---------------------|----------------------|-----|-------------|----------------|--|
|                                                                       |                     | Min                  | Max |             |                |  |
| SYSCLK to TS, ABB/AMON(0), DBB/DMON(0) High Impedance after precharge | t <sub>KHABPZ</sub> | _                    | 1.0 | t<br>sysclk | 4,15,<br>16,17 |  |
| Maximum Delay to ARTRY/SHD0/SHD1 Precharge                            | t <sub>KHARP</sub>  |                      | 1   | t<br>sysclk | 4,17           |  |
| SYSCLK to ARTRY/SHD0/SHD1 High Impedance After Precharge              | t <sub>KHARPZ</sub> | —                    | 2   | t<br>sysclk | 4,17           |  |

Notes:

See General hardware specification.

# 1.4.2.3 L2 Clock AC Specifications

Table 9 provides the L2CLK Output AC Timing Specifications for the MPC7410 part described in this document.

## Table 9. L2CLK Output AC Timing Specifications

At recommended operating conditions (See Table 3)

| Parameter                | Symbol                                    | 450 | MHz  | 500 | MHz  | 550  | MHz  | Unit  | Notes |
|--------------------------|-------------------------------------------|-----|------|-----|------|------|------|-------|-------|
| Faranieter               | Symbol                                    | Min | Max  | Min | Max  | Min  | Max  | Onit  | NOLES |
| L2CLK frequency          | f <sub>L2CLK</sub>                        | 150 | 225  | 150 | 250  | 150  | 275  | MHz   | 1     |
| L2CLK cycle time         | t <sub>L2CLK</sub>                        | 4.4 | 6.67 | 4.0 | 6.67 | 3.64 | 6.67 | ns    |       |
| L2CLK duty cycle         | t <sub>CHCL</sub> /t <sub>L2</sub><br>CLK | 50  |      | 50  |      | 50   |      | %     | 2     |
| Internal DLL-relock time |                                           | 640 | _    | 640 | _    | 640  | —    | L2CLK | 4     |
| DLL capture window       |                                           |     | ±200 |     | ±200 |      | ±200 | ns    | 5     |

Note:

See general hardware specification.

# 1.4.2.4 L2 Bus AC Specifications

Table 10 provides the L2 Bus Interface AC Timing Specifications for the frequencies described in this document.

## Table 10. L2 Bus Interface AC Timing Specifications

At Vdd=AVdd=L2AVdd= 2.05V±50mV; 0  $\leq$  Tj  $\leq$  65°C, L2OVdd = 2.5V±0.125V and L2OVdd =1.8V±0.090V

| Parameter                                                                                                                                                                                    | Symbol                                   | 450, 50<br>Mł            |                              | Unit | Notes |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------|------------------------------|------|-------|--|
|                                                                                                                                                                                              |                                          | Min                      | Max                          |      |       |  |
| L2SYNC_IN rise and fall time                                                                                                                                                                 | t <sub>L2CR</sub> &<br>t <sub>L2CF</sub> | _                        | 1.0                          | ns   | 1     |  |
| Setup Times:<br>Data and parity                                                                                                                                                              | t <sub>DVL2CH</sub>                      | 1.250                    |                              | ns   | 2     |  |
| Input Hold Times:<br>Data and parity                                                                                                                                                         | t <sub>DXL2CH</sub>                      | _                        | 0.0                          | ns   | 2     |  |
| Valid Times:<br>All outputs when L2CR[14-15] =<br>00<br>All outputs when L2CR[14-15] =<br>01                                                                                                 | t <sub>L2CHOV</sub>                      | -<br>-<br>-              | 2.25<br>2.50<br>2.75<br>3.25 | ns   | 3,4   |  |
| All outputs when L2CR[14-15] =<br>10<br>All outputs when L2CR[14-15] =<br>11                                                                                                                 |                                          |                          |                              |      |       |  |
| Output Hold Times<br>All outputs when L2CR[14-15] =<br>00<br>All outputs when L2CR[14-15] =<br>01<br>All outputs when L2CR[14-15] =<br>10<br>All outputs when L2CR[14-15] =<br>11            | t <sub>L2CHOX</sub>                      | 0.5<br>0.9<br>1.3<br>1.7 | -                            | ns   | 3     |  |
| L2SYNC_IN to high impedance:<br>All outputs when L2CR[14-15] =<br>00<br>All outputs when L2CR[14-15] =<br>01<br>All outputs when L2CR[14-15] =<br>10<br>All outputs when L2CR[14-15] =<br>11 | t <sub>L2CHOZ</sub>                      |                          | 2.0<br>2.5<br>3.0<br>3.5     | ns   |       |  |

Notes: See General Hardware Specification

# **1.9 Document Revision History**

Table 16 provides a revision history for this part number specification.

Table 16. Document Revision History

| Document Revision | Substantive Change(s)                                       |  |  |  |
|-------------------|-------------------------------------------------------------|--|--|--|
| 0                 | Initial release.                                            |  |  |  |
| 1                 | Minor formatting                                            |  |  |  |
|                   | Section 1.10.1 - added Table 17 - Part Marking Nomenclature |  |  |  |

# 1.10 Ordering Information

# 1.10.1 Part Numbers Addressed by this Specification

Table 17 provides the ordering information for the MPC7410 part described in this document.

Table 17. Part Marking Nomenclature

| MPC 7410        |                    | RX        | XXX                                 | X                              | X                       |
|-----------------|--------------------|-----------|-------------------------------------|--------------------------------|-------------------------|
| Product<br>Code | Part<br>Identifier | Package   | Processor<br>Frequency <sup>1</sup> | Application Modifier           | Revision Level          |
| MPC             | 7410               | RX = CBGA | 450<br>500<br>550                   | P: 2.0 V ± 50 mV<br>0 to 65 °C | E: 1.4; PVR = 800C 1104 |

### Notes:

1. Processor core frequencies supported by parts addressed by this specification only. Parts addressed by other specifications may support other maximum core frequencies.

# 1.10.3 Part Marking

Parts are marked as the example shown in Figure 26.



### Notes:

BGA

nnn is the speed grade of the part MMMMMM is the 6-digit mask number ATWLYYWWA is the traceability code CCCCC is the country of assembly (this space is left blank if parts are assembled in the United States)

## Figure 26. Motorola Part Marking for BGA Device

## Ordering Information

#### HOW TO REACH US:

### USA/EUROPE/LOCATIONS NOT LISTED:

Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-303-675-2140 or 1-800-441-2447

#### JAPAN:

Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573 Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre, 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

### **TECHNICAL INFORMATION CENTER:**

1-800-521-6274

### HOME PAGE:

http://www.motorola.com/semiconductors

#### DOCUMENT COMMENTS:

FAX (512) 933-2625 Attn: RISC Applications Engineering Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.



Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2002

MPC7410RXPEPNS/D