#### Advance Information

MPC8241EC/D Rev. 3, 5/2003

MPC8241 Integrated Processor Hardware Specifications



**MOTOROLA** intelligence everywhere<sup>\*</sup> digital dna<sup>\*\*</sup>

The MPC8241 combines a MPC603e PowerPC<sup>TM</sup> core microprocessor with a PCI bridge. The PCI support on the MPC8241 will allow system designers to rapidly design systems using peripherals already designed for the PCI and other standard interfaces. The MPC8241 also integrates a high-performance memory controller which supports various types of ROM and SDRAM. The MPC8241 is the second of a family of products that provides system-level support for industry standard interfaces with a MPC603e processor core.

This document describes pertinent electrical and physical characteristics of the MPC8241. The MPC8241 is based on the MPC8245 design, so for functional characteristics of the processor, refer to the MPC8245 Integrated Processor User's Manual (MPC8245UM/D).

This document contains the following topics:

| Торіс                                                 | Page |
|-------------------------------------------------------|------|
| Section 1.1, "Overview"                               | 1    |
| Section 1.2, "Features"                               | 3    |
| Section 1.3, "General Parameters"                     | 5    |
| Section 1.4, "Electrical and Thermal Characteristics" | 6    |
| Section 1.5, "Package Description"                    | 32   |
| Section 1.6, "PLL Configuration"                      | 39   |
| Section 1.7, "System Design Information"              | 44   |
| Section 1.8, "Document Revision History"              | 54   |
| Section 1.9, "Ordering Information"                   | 55   |

To locate any published errata or updates for this document, refer to the web site at http://www.motorola.com/semiconductors.

#### **Overview** 1.1

The MPC8241 integrated processor is comprised of a peripheral logic block and a 32-bit superscalar MPC603e core, as shown in Figure 1.

#### **Overview**



The peripheral logic integrates a PCI bridge, dual universal asynchronous receiver/transmitter (DUART), memory controller, DMA controller, PIC interrupt controller, a message unit (and  $I_2O$  interface), and an  $I^2C$  controller. The processor core is a full-featured, high-performance processor with floating-point support, memory management, 16-Kbyte instruction cache, 16-Kbyte data cache, and power management features. The integration reduces the overall packaging requirements and the number of discrete devices required for an embedded system.

The MPC8241 contains an internal peripheral logic bus that interfaces the processor core to the peripheral logic. The core can operate at a variety of frequencies, allowing the designer to trade-off performance for power consumption. The processor core is clocked from a separate PLL, which is referenced to the peripheral logic PLL. This allows the microprocessor and the peripheral logic block to operate at different frequencies, while maintaining a synchronous bus interface. The interface uses a 64- or 32-bit data bus (depending on memory data bus width) and a 32-bit address bus along with control signals that enable the interface between the processor and peripheral logic to be optimized for performance. PCI accesses to the MPC8241 memory space are passed to the processor bus for snooping when snoop mode is enabled.

The processor core and peripheral logic are general-purpose in order to serve a variety of embedded applications. The MPC8241 can be used as either a PCI host or PCI agent controller.

## 1.2 Features

Major features of the MPC8241 are as follows:

- Processor core
  - High-performance, superscalar processor core
  - Integer unit (IU), floating-point unit (FPU) (software enabled or disabled), load/store unit (LSU), system register unit (SRU), and a branch processing unit (BPU)
  - 16-Kbyte instruction cache
  - 16-Kbyte data cache
  - Lockable L1 caches—entire cache or on a per-way basis up to three of four ways
  - Dynamic power management-supports 60x nap, doze, and sleep modes
- Peripheral logic
  - Peripheral logic bus
    - Supports various operating frequencies and bus divider ratios
    - 32-bit address bus, 64-bit data bus
    - Supports full memory coherency
    - Decoupled address and data buses for pipelining of peripheral logic bus accesses
    - Store gathering on peripheral logic bus-to-PCI writes
  - Memory interface
    - Supports up to 2 Gbytes of SDRAM memory
    - High-bandwidth data bus (32- or 64-bit) to SDRAM
    - Programmable timing supporting SDRAM
    - Supports 1 to 8 banks of 16-, 64-, 128-, 256-, or 512-Mbit memory devices
    - Write buffering for PCI and processor accesses
    - Supports normal parity, read-modify-write (RMW), or ECC
    - Data-path buffering between memory interface and processor

- Low-voltage TTL logic (LVTTL) interfaces
- 272 Mbytes of base and extended ROM/Flash/Port X space
- Base ROM space supports 8-bit data path or same size as the SDRAM data path (32- or 64-bit)
- Extended ROM space supports 8-, 16-, 32-bit gathering data path, 32- or 64-bit (wide) data path
- Port X: 8-, 16-, 32-, or 64-bit general-purpose I/O port using ROM controller interface with programmable address strobe timing, data ready input signal (DRDY), and 4 chip selects
- 32-bit PCI interface
- Operates up to 66 MHz
  - PCI 2.2-compatible
  - PCI 5.0-V tolerance
  - Support for dual address cycle (DAC) for 64-bit PCI addressing (master only)
  - Support for PCI locked accesses to memory
  - Support for accesses to PCI memory, I/O, and configuration spaces
  - Selectable big- or little-endian operation
  - Store gathering of processor-to-PCI write and PCI-to-memory write accesses
  - Memory prefetching of PCI read accesses
  - Selectable hardware-enforced coherency
  - PCI bus arbitration unit (five request/grant pairs)
  - PCI agent mode capability
  - Address translation with two inbound and outbound units (ATU)
  - Some internal configuration registers accessible from PCI
  - Two-channel integrated DMA controller (writes to ROM/Port X not supported)
    - Supports direct mode or chaining mode (automatic linking of DMA transfers)
    - Supports scatter gathering-read or write discontinuous memory
    - 64-byte transfer queue per channel
    - Interrupt on completed segment, chain, and error
    - Local-to-local memory
    - PCI-to-PCI memory
    - Local-to-PCI memory
    - PCI memory-to-local memory
  - Message unit
    - Two doorbell registers
    - Two inbound and two outbound messaging registers
    - I<sub>2</sub>O message interface
  - I<sup>2</sup>C controller with full master/slave support that accepts broadcast messages
  - Programmable interrupt controller (PIC)
    - Five hardware interrupts (IRQs) or 16 serial interrupts
    - Four programmable timers with cascade
  - Two (dual) universal asynchronous receiver/transmitters (UARTs)

- Integrated PCI bus and SDRAM clock generation
- Programmable PCI bus and memory interface output drivers
- System level performance monitor facility
- Debug features
  - Memory attribute and PCI attribute signals
  - Debug address signals
  - $\overline{\text{MIV}}$  signal: marks valid address and data bus cycles on the memory bus
  - Programmable input and output signals with watchpoint capability
  - Error injection/capture on data path
  - IEEE 1149.1 (JTAG)/test interface

## **1.3 General Parameters**

The following list provides a summary of the general parameters of the MPC8241:

| Technology        | 0.25 µm CMOS, five-layer metal                                                                        |
|-------------------|-------------------------------------------------------------------------------------------------------|
| Die size          | $49.2 \text{ mm}^2$                                                                                   |
| Transistor count  | 4.5 million                                                                                           |
| Logic design      | Fully static                                                                                          |
| Packages          | Surface-mount 357 (thick substrate and thick mold cap) plastic ball grid array (PBGA)                 |
| Core power supply | $1.8 V \pm 100 \text{ mV DC}$ (nominal; see Table 2 for details and recommended operating conditions) |
| I/O power supply  | 3.0 to 3.6 V DC                                                                                       |

# **1.4 Electrical and Thermal Characteristics**

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC8241.

## **1.4.1 DC Electrical Characteristics**

This section covers ratings, conditions, and other characteristics.

### 1.4.1.1 Absolute Maximum Ratings

This section describes the MPC8241 DC electrical characteristics. Table 1 provides the absolute maximum ratings.

| Characteristic <sup>1</sup>                                       | Symbol                               | Range       | Unit |
|-------------------------------------------------------------------|--------------------------------------|-------------|------|
| Supply voltage—CPU core and peripheral logic                      | V <sub>DD</sub>                      | -0.3 to 2.1 | V    |
| Supply voltage—memory bus drivers<br>PCI and standard I/O buffers | GV <sub>DD</sub> OV <sub>DD</sub>    | -0.3 to 3.6 | V    |
| Supply voltage—PLLs                                               | AV <sub>DD</sub> /AV <sub>DD</sub> 2 | -0.3 to 2.1 | V    |
| Supply voltage—PCI reference                                      | LV <sub>DD</sub>                     | -0.3 to 5.4 | V    |
| Input voltage <sup>2</sup>                                        | V <sub>in</sub>                      | -0.3 to 3.6 | V    |
| Operational die-junction temperature range                        | Тј                                   | 0 to 105    | °C   |
| Storage temperature range                                         | T <sub>stg</sub>                     | -55 to 150  | °C   |

Table 1. Absolute Maximum Ratings

Notes:

1. Functional and tested operating conditions are given in Table 2. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

2. PCI inputs with  $LV_{DD} = 5 V \pm 5\% V DC$  may be correspondingly stressed at voltages exceeding  $LV_{DD} + 0.5 V DC$ .

## 1.4.1.2 Recommended Operating Conditions

Table 2 provides the recommended operating conditions for the MPC8241.

 Table 2. Recommended Operating Conditions

| Characteristic                                                                 | Symbol                            | Recommended<br>Value  | Unit | Notes   |
|--------------------------------------------------------------------------------|-----------------------------------|-----------------------|------|---------|
| Supply voltage                                                                 | V <sub>DD</sub>                   | $1.8\pm100~\text{mV}$ | V    | 1, 2    |
| I/O buffer supply for PCI and standard; supply voltages for memory bus drivers | GV <sub>DD</sub> OV <sub>DD</sub> | $3.3\pm0.3$           | V    | 2       |
| CPU PLL supply voltage                                                         | AV <sub>DD</sub>                  | $1.8\pm100~\text{mV}$ |      | 1, 2    |
| PLL supply voltage—peripheral logic                                            | AV <sub>DD</sub> 2                | $1.8\pm100~\text{mV}$ | V    | 1, 2    |
| PCI reference                                                                  | LV <sub>DD</sub>                  | 5.0 ± 5%              | V    | 4, 5, 6 |
|                                                                                |                                   | $3.3\pm0.3$           | V    | 5, 6, 7 |

| Characteristic           |                  | Symbol          | Recommended<br>Value | Unit | Notes |
|--------------------------|------------------|-----------------|----------------------|------|-------|
| nput voltage PCI inputs  |                  | V <sub>in</sub> | 0 to 3.6 or 5.75     | V    | 4, 7  |
|                          | All other inputs |                 | 0 to 3.6             | V    | 8     |
| Die-junction temperature |                  | Тj              | 0 to 105             | °C   |       |

#### Table 2. Recommended Operating Conditions (continued)

#### Notes:

- 1. CPU speed limited to 266 MHz operation at this voltage. See Table 7.
- 2. Caution: GV<sub>DD</sub>\_OV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>2 by more than 1.8 V at any time including during power-on reset. Note that GV<sub>DD</sub>\_OV<sub>DD</sub> pins are all shorted together: This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences. Connections should not be made to individual PWRRING pins. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- Caution: V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>2 must not exceed GV<sub>DD</sub>OV<sub>DD</sub> by more than 0.6 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 4. PCI pins are designed to withstand  $LV_{DD}$  + 0.5 V DC when  $LV_{DD}$  is connected to a 5.0 V DC power supply.
- Caution: LV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>2 by more than 5.4 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- Caution: LV<sub>DD</sub> must not exceed GV<sub>DD</sub>\_OV<sub>DD</sub> by more than 3.0 V at any time, including during power-on reset. This limit may be exceeded for a maximum of 20 ms during power-on reset and power-down sequences.
- 7. PCI pins are designed to withstand  $LV_{DD}$  + 0.5 V DC when  $LV_{DD}$  is connected to a 3.3 V DC power supply.
- Caution: Input voltage (V<sub>in</sub>) must not be greater than the supply voltage (V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>2) by more than 2.5 V at all times including during power-on reset. Input voltage (V<sub>in</sub>) must not be greater than GV<sub>DD</sub>-OV<sub>DD</sub> by more than 0.6 V at all times including during power-on reset.

#### **Electrical and Thermal Characteristics**

Figure 2 shows supply voltage sequencing and separation cautions.



#### Notes:

- 1. Numbers associated with waveform separations correspond to caution numbers listed in Table 2.
- 2. Refer to Section 1.7.2, "Power Supply Sizing," for additional information on this topic.
- 3. Refer to Table 8 for additional information on PLL relock and reset signal assertion timing requirements.
- 4. Refer to Table 10 for additional information on reset configuration pin setup timing requirements.
- 5. HRST\_CPU/HRST\_CTRL must transition from a logic 0 to a logic 1 in less than one SDRAM\_SYNC\_IN clock cycle for the device to be in the nonreset state.

#### Figure 2. Supply Voltage Sequencing and Separation Cautions

Figure 3 shows the undershoot and overshoot voltage of the MPC8241memory interface.



Figure 3. Overshoot/Undershoot Voltage

Figure 4 and Figure 5 show the undershoot and overshoot voltage of the MPC8241 PCI interface for 3.3and 5-V signals, respectively.



Figure 4. Maximum AC Waveforms for 3.3-V Signaling



Figure 5. Maximum AC Waveforms for 5-V Signaling

### 1.4.1.3 DC Electrical Characteristics

Table 3 provides the DC electrical characteristics for the MPC8241 at recommended operating conditions.

| Characteristics                                           | Conditions                                                                          | Symbol           | Min                                             | Max                         | Unit | Notes |
|-----------------------------------------------------------|-------------------------------------------------------------------------------------|------------------|-------------------------------------------------|-----------------------------|------|-------|
| Input high voltage                                        | PCI only                                                                            | V <sub>IH</sub>  | $0.65 \times$ GV <sub>DD</sub> OV <sub>DD</sub> | LV <sub>DD</sub>            | V    | 1     |
| Input low voltage                                         | PCI only                                                                            | V <sub>IL</sub>  | _                                               | $0.3 \times GV_{DD}OV_{DD}$ | V    |       |
| Input high voltage                                        | All other pins<br>(GV <sub>DD</sub> _OV <sub>DD</sub> = 3.3 V)                      | V <sub>IH</sub>  | 2.0                                             | 3.3                         | V    |       |
| Input low voltage                                         | All inputs except<br>PCI_SYNC_IN                                                    | V <sub>IL</sub>  | GND/GNDRING                                     | 0.8                         | V    | 2     |
| PCI_SYNC_IN input<br>high voltage                         |                                                                                     | CVIH             | 2.4                                             | _                           | V    |       |
| PCI_SYNC_IN input<br>low voltage                          |                                                                                     | CV <sub>IL</sub> | GND/GNDRING                                     | 0.4                         | V    | 2     |
| Input leakage current<br>for pins using DRV_PCI<br>driver | $0.5 V \le V_{in} \le 2.7 V$<br>@ LV <sub>DD</sub> = 4.75 V                         | Ι <sub>L</sub>   | _                                               | ±70                         | μA   | 3     |
| Input leakage current all others                          | $\begin{array}{l} LV_{DD} = 3.6 \ V \\ GV_{DD-} OV_{DD} \leq 3.465 \ V \end{array}$ | ΙL               | _                                               | ±10                         | μA   | 3     |
| Output high voltage                                       | $I_{OH}$ = driver dependent<br>(GV <sub>DD</sub> _OV <sub>DD</sub> = 3.3 V)         | V <sub>OH</sub>  | 2.4                                             | —                           | V    | 4     |
| Output low voltage                                        | $I_{OL}$ = driver dependent<br>(GV <sub>DD</sub> _OV <sub>DD</sub> = 3.3 V)         | V <sub>OL</sub>  | _                                               | 0.4                         | V    | 4     |

#### **Table 3. DC Electrical Specifications**

| Characteristics | Conditions                      | Symbol          | Min | Мах  | Unit | Notes |
|-----------------|---------------------------------|-----------------|-----|------|------|-------|
| Capacitance     | V <sub>in</sub> = 0 V, f = 1MHz | C <sub>in</sub> | _   | 15.0 | pF   |       |

Notes:

1. See Table 17 for pins with internal pull-up resistors.

2. All grounded pins are connected together.

 Leakage current is measured on input and output pins in the high-impedance state. The leakage current is measured for nominal GV<sub>DD</sub>\_OV<sub>DD</sub>/LV<sub>DD</sub> and V<sub>DD</sub> or both GV<sub>DD</sub>\_OV<sub>DD</sub>/LV<sub>DD</sub> and V<sub>DD</sub> must vary in the same direction.

4. See Table 4 for the typical drive capability of a specific signal pin based on the type of output driver associated with that pin as listed in Table 17.

### 1.4.1.4 Output Driver Characteristics

Table 4 provides information on the characteristics of the output drivers referenced in Table 17. The values are preliminary estimates from an IBIS model and are not tested.

| Driver Type                | Programmable Output<br>Impedance<br>(Ω) | Supply Voltage           | I <sub>он</sub> | I <sub>OL</sub> | Unit | Notes |
|----------------------------|-----------------------------------------|--------------------------|-----------------|-----------------|------|-------|
| DRV_STD_MEM                | 20                                      | $GV_{DD}OV_{DD} = 3.3 V$ | 36.6            | 18.0            | mA   | 2, 4  |
|                            | 40 (default)                            |                          | 18.6            | 9.2             | mA   | 2, 4  |
| DRV_PCI                    | 20                                      |                          | 12.0            | 12.4            | mA   | 1, 3  |
|                            | 40 (default)                            |                          | 6.1             | 6.3             | mA   | 1, 3  |
| DRV_MEM_CTRL               | 6 (default)                             |                          | 89.0            | 42.3            | mA   | 2, 4  |
| DRV_PCI_CLK<br>DRV_MEM_CLK | 20                                      |                          | 36.6            | 18.0            | mA   | 2, 4  |
|                            | 40                                      |                          | 18.6            | 9.2             | mA   | 2, 4  |

Table 4. Drive Capability of MPC8241 Output Pins <sup>5, 6</sup>

Notes:

1. For DRV\_PCI, I<sub>OH</sub> read from the IBIS listing in the pull-up mode, I(Min) column, at the 0.33-V label by interpolating between the 0.3- and 0.4-V table entries current values which corresponds to the PCI V<sub>OH</sub> =  $2.97 = 0.9 \times GV_{DD} = OV_{DD} = 3.3 V$ ) where table entry voltage =  $GV_{DD} = OV_{DD} = -PCI V_{OH}$ .

- 2. For all others with  $GV_{DD}$  = 3.3 V,  $I_{OH}$  read from the IBIS listing in the pull-up mode, I(Min) column, at the 0.9-V table entry which corresponds to the  $V_{OH}$  = 2.4 V where table entry voltage =  $GV_{DD}$   $V_{OH}$ .
- 3. For DRV\_PCI, I<sub>OL</sub> read from the IBIS listing in the pull-down mode, I(Min) column, at 0.33 V = PCI V<sub>OL</sub> =  $0.1 \times GV_{DD} = OV_{DD} = 0.1 \times OV_{DD} = 0.0 \times OV_{DD} = 0.0$
- For all others with GV<sub>DD</sub>\_OV<sub>DD</sub> = 3.3 V, I<sub>OL</sub> read from the IBIS listing in the pull-down mode, I(Min) column, at the 0.4-V table entry.
- 5. See driver bit details for output driver control register (0x73) in the MPC8245 Integrated Processor User's Manual.
- 6. See Chip Errata No. 19 in the MPC8245/MPC8241 Integrated Processor Chip Errata.

### 1.4.1.5 Power Characteristics

Table 5 provides preliminary estimated power consumption data for the MPC8241.

| Mode                              |               | P             |               | ock/Memor<br>ck Frequer |                | ck            |                | l lm it | Netes   |
|-----------------------------------|---------------|---------------|---------------|-------------------------|----------------|---------------|----------------|---------|---------|
|                                   | 33/66/<br>133 | 33/66/<br>166 | 33/66/<br>200 | 33/100/<br>200          | 66/100/<br>200 | 66/66/<br>266 | 66/133/<br>266 | Unit    | Notes   |
| Typical                           | 0.7           | 0.8           | 1.0           | 1.0                     | 1.0            | 1.5           | 1.8            | W       | 1, 5    |
| Max—CFP                           | 0.8           | 1.0           | 1.2           | 1.3                     | 1.3            | 1.9           | 2.1            | W       | 1, 2    |
| Max—INT                           | 0.8           | 0.9           | 1.0           | 1.2                     | 1.2            | 1.6           | 1.8            | W       | 1, 3    |
| Doze                              | 0.5           | 0.6           | 0.7           | 0.8                     | 0.8            | 1.0           | 1.3            | W       | 1, 4, 6 |
| Nap                               | 0.2           | 0.2           | 0.3           | 0.4                     | 0.4            | 0.4           | 0.7            | W       | 1, 4, 6 |
| Sleep                             | 0.2           | 0.2           | 0.2           | 0.2                     | 0.3            | 0.2           | 0.4            | W       | 1, 4, 6 |
| I/O Power Supplies <sup>7</sup>   |               |               |               |                         |                |               |                |         |         |
| Mode Minimum                      |               |               |               | Maximum                 |                | Unit          | Notes          |         |         |
| GV <sub>DD</sub> OV <sub>DD</sub> |               |               | 500 1100      |                         |                |               | mW             | 8       |         |

#### Table 5. Preliminary Power Consumption

#### Notes:

1. The values include V<sub>DD</sub>, AV<sub>DD</sub>, and AV<sub>DD</sub>2 but do not include I/O supply power, see Section 1.7.2, "Power Supply Sizing," for information on GV<sub>DD</sub>\_OV<sub>DD</sub> supply power.

2. Maximum—FP power is measured at V<sub>DD</sub> = 1.9 V with dynamic power management enabled while running an entirely cache-resident, looping, floating-point multiplication instruction.

- 3. Maximum—INT power is measured at V<sub>DD</sub> = 1.9 V with dynamic power management enabled while running entirely cache-resident, looping, integer instructions.
- 4. Power saving mode maximums are measured at  $V_{DD}$  = 1.9 V while the device is in doze, nap, or sleep mode.
- Typical power is measured at V<sub>DD</sub> = AV<sub>DD</sub> = 1.8 V, GV<sub>DD</sub> = 0.3 V where a nominal FP value, a nominal INT value, and a value where there is a continuous flush of cache lines with alternating ones and zeros on 64-bit boundaries to local memory are averaged.
- 6. Power saving mode data measured with only two PCI\_CLKs and two SDRAM\_CLKs enabled.
- 7. Power consumption of PLL supply pins (AV<sub>DD</sub> and AV<sub>DD</sub>2) < 15 mW, guaranteed by design, but not tested.
- The typical maximum GV<sub>DD</sub>\_OV<sub>DD</sub> value resulted from the MPC8241 operating at the fastest frequency combination of 66:100:200 (PCI:Mem:CPU) MHz and performing continuous flushes of cache lines with alternating ones and zeros to PCI memory and on 64-bit boundaries to local memory.

## 1.4.2 Thermal Characteristics

Table 6 provides the package thermal characteristics for the MPC8241. For further information, see Section 1.7.8, "Thermal Management Information."

| Rating                                    | Board Description       | Symbol                | Value <sup>7</sup><br>(166- and<br>200-MHz<br>Parts) | Value <sup>7</sup><br>(266-MHz<br>Part) | Unit | Notes |
|-------------------------------------------|-------------------------|-----------------------|------------------------------------------------------|-----------------------------------------|------|-------|
| Junction-to-ambient<br>natural convection | Single-layer board (1s) | $R_{	extsf{	heta}JA}$ | 38                                                   | 28                                      | °C/W | 1, 2  |
| Junction-to-ambient<br>natural convection | Four-layer board (2s2p) | R <sub>θJMA</sub>     | 25                                                   | 20                                      | °C/W | 1, 3  |
| Junction-to-ambient<br>(@200 ft/min)      | Single-layer board (1s) | R <sub>θJMA</sub>     | 31                                                   | 22                                      | °C/W | 1, 3  |
| Junction-to-ambient<br>(@200 ft/min)      | Four-layer board (2s2p) | R <sub>θJMA</sub>     | 22                                                   | 17                                      | °C/W | 1, 3  |
| Junction-to-board<br>(bottom)             | Four-layer board (2s2p) | $R_{	heta JB}$        | 17                                                   | 11                                      | °C/W | 4     |
| Junction-to-case (top)                    | Single-layer board (1s) | R <sub>θJC</sub>      | 8                                                    | 7                                       | °C/W | 5     |
| Junction-to-package top                   | Natural convection      | $\Psi_{JT}$           | 2                                                    | 2                                       | °C/W | 6     |

#### Notes:

- 1. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per SEMI G38-87 and EIA/JESD51-2 with the board horizontal.
- 3. Per EIA/JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature.
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per EIA/JESD51-2.
- 7. Note that the 166- and 200-MHz parts are in a two-layer package and the 266-MHz part is in a four-layer package. This results in different thermal characterization data for the two package types.

## 1.4.3 AC Electrical Characteristics

This section provides the AC electrical characteristics for the MPC8241. After fabrication, functional parts are sorted by maximum processor core frequency as shown in Table 7 and tested for conformance to the AC specifications for that frequency. The processor core frequency is determined by the bus (PCI\_SYNC\_IN) clock frequency and the settings of the PLL\_CFG[0:4] signals. Parts are sold by maximum processor core frequency. See Section 1.9, "Ordering Information."

Table 7 provides the operating frequency information for the MPC8241 at recommended operating conditions (see Table 2) with  $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ .

|                              | 166 | MHz                                                | 200 | MHz | 266 | MHz |     |
|------------------------------|-----|----------------------------------------------------|-----|-----|-----|-----|-----|
| Characteristic               |     | $V_{DD}/AV_{DD}/AV_{DD}2 = 1.8 \pm 100 \text{ mV}$ |     |     |     |     |     |
|                              | Min | Мах                                                | Min | Max | Min | Мах |     |
| Processor frequency<br>(CPU) | 100 | 166                                                | 100 | 200 | 100 | 266 | MHz |
| Memory bus frequency         | 33  | 83                                                 | 33  | 100 | 33  | 133 | MHz |
| PCI input frequency          |     | 25–66                                              |     |     |     |     | MHz |

Table 7. Operating Frequency

**Caution:** The PCI\_SYNC\_IN frequency and PLL\_CFG[0:4] settings must be chosen such that the resulting peripheral logic/memory bus frequency and CPU (core) frequencies do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0:4] signal description in Section 1.6, "PLL Configuration," for valid PLL\_CFG[0:4] settings and PCI\_SYNC\_IN frequencies.

### 1.4.3.1 Clock AC Specifications

Table 8 provides the clock AC timing specifications at recommended operating conditions, as defined in Section 1.4.3.2, "Input AC Timing Specifications." These specifications are for the default driver strengths indicated in Table 4. Figure 6 shows the PCI\_SYNC\_IN input clock timing diagram with the labeled number items listed in Table 8.

#### Table 8. Clock AC Timing Specifications

| Num  | Characteristics and Conditions                           | Min                                                                                                                            | Мах | Unit | Notes   |
|------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|------|---------|
| 1a   | Frequency of operation (PCI_SYNC_IN)                     | 25                                                                                                                             | 66  | MHz  |         |
| 2, 3 | PCI_SYNC_IN rise and fall times                          | —                                                                                                                              | 2.0 | ns   | 1       |
| 4    | PCI_SYNC_IN duty cycle measured at 1.4 V                 | 40                                                                                                                             | 60  | %    |         |
| 5a   | PCI_SYNC_IN pulse width high measured at 1.4 V           | 6                                                                                                                              | 9   | ns   | 2       |
| 5b   | PCI_SYNC_IN pulse width low measured at 1.4 V            | 6                                                                                                                              | 9   | ns   | 2       |
| 7    | PCI_SYNC_IN jitter                                       | _                                                                                                                              | 150 | ps   |         |
| 8a   | PCI_CLK[0:4] skew (pin-to-pin)                           | _                                                                                                                              | 250 | ps   |         |
| 8b   | SDRAM_CLK[0:3] skew (pin-to-pin)                         | _                                                                                                                              | 190 | ps   | 3       |
| 10   | Internal PLL relock time                                 | _                                                                                                                              | 100 | μs   | 2, 4, 5 |
| 15   | DLL lock range with DLL_EXTEND = 0 disabled<br>(default) | $ \begin{array}{c} (N\timesT_{clk}-T_{dp}(max)) \leq T_{loop} \\ \leq (N\timesT_{clk}-T_{dp}(min)) \end{array} $               |     | ns   | 6       |
| 16   | DLL lock range with DLL_EXTEND = 1 enabled               | $ \begin{array}{l} ((N-0.5)\times T_{clk}-T_{dp}(max)) \leq T_{loop} \\ \leq ((N-0.5)\times T_{clk}-T_{dp}(min)) \end{array} $ |     | ns   | 6       |
| 17   | Frequency of operation (OSC_IN)                          | 25                                                                                                                             | 66  | MHz  |         |
| 19   | OSC_IN rise and fall times                               | _                                                                                                                              | 5   | ns   | 7       |
| 20   | OSC_IN duty cycle measured at 1.4 V                      | 40                                                                                                                             | 60  | %    |         |

At recommended operating conditions (see Table 2) with LV\_{DD} = 3.3 V  $\pm$  0.3 V

#### Table 8. Clock AC Timing Specifications (continued)

At recommended operating conditions (see Table 2) with  $\text{LV}_{\text{DD}}$  = 3.3 V  $\pm$  0.3 V

| Num | Characteristics and Conditions | Min | Мах | Unit | Notes |
|-----|--------------------------------|-----|-----|------|-------|
| 21  | OSC_IN frequency stability     | —   | 100 | ppm  |       |

#### Notes:

- 1. Rise and fall times for the PCI\_SYNC\_IN input are measured from 0.4 to 2.4 V.
- 2. Specification value at maximum frequency of operation.
- 3. Pin-to-pin skew includes quantifying the additional amount of clock skew (or jitter) from the DLL besides any intentional skew added to the clocking signals from the variable length DLL synchronization feedback loop, that is, the amount of variance between the internal *sys\_logic\_clk* and the SDRAM\_SYNC\_IN signal after the DLL is locked. While pin-to-pin skew between SDRAM\_CLKs can be measured, the relationship between the internal *sys\_logic\_clk* and the external SDRAM\_SYNC\_IN cannot be measured and is guaranteed by design.
- 4. Relock time is guaranteed by design and characterization. Relock time is not tested.
- 5. Relock timing is guaranteed by design. PLL-relock time is the maximum amount of time required for PLL lock after a stable V<sub>DD</sub> and PCI\_SYNC\_IN are reached during the reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that HRST\_CPU/HRST\_CTRL must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the reset sequence.
- 6. DLL\_EXTEND is bit 7 of the PMC2 register <72>. N is a non-zero integer (see Figure 7 through Figure 10). T<sub>clk</sub> is the period of one SDRAM\_SYNC\_OUT clock cycle in ns. T<sub>loop</sub> is the propagation delay of the DLL synchronization feedback loop (PC board runner) from SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN in ns; 6.25 inches of loop length (unloaded PC board runner) corresponds to approximately 1 ns of delay. T<sub>dp</sub>(max) and T<sub>dp</sub>(min) are dependent on tap delay. See Table 9 for values of T<sub>dp</sub>(max) and T<sub>dp</sub>(min). See Figure 7 through Figure 10 for DLL locking ranges. Refer to Motorola Application Note AN2164, *MPC8245/MPC8241 Memory Clock Design Guidelines*, for more details on memory clock design.
- 7. Rise and fall times for the OSC\_IN input is guaranteed by design and characterization. OSC\_IN input rise and fall times are not tested.

Figure 6 shows the PCI\_SYNC\_IN input clock timing diagram and Figure 7 through Figure 10 show the DLL locking range loop delay vs. frequency of operation.



VM = Midpoint Voltage (1.4 V)

#### Figure 6. PCI\_SYNC\_IN Input Clock Timing Diagram

Table 9 lists the values of  $T_{dp}(min)$  and  $T_{dp}(max)$ .

Table 9. T<sub>dp</sub>(min) and T<sub>dp</sub>(max)

| Mode                                                              | T <sub>dp</sub> (min) | T <sub>dp</sub> (max) | Unit |
|-------------------------------------------------------------------|-----------------------|-----------------------|------|
| Normal tap delay: bit 2 (DLL_MAX_DELAY) at offset 0x76 is cleared | 7.58                  | 12.97                 | ns   |
| Maximum tap delay: bit 2 (DLL_MAX_DELAY) at offset 0x76 is set    | 8.28                  | 17.57                 | ns   |

Figure 7 through Figure 10 show the DLL locking range loop delay vs. frequency of operation. These graphs define the areas of DLL locking for various modes. The grey areas represent where the DLL will lock.

#### **Electrical and Thermal Characteristics**

Note also that the DLL\_MAX\_DELAY bit can lengthen the amount of time through the delay line. This is accomplished by increasing the time between each of the 128 tap points in the delay line. Although this increased time makes it easier to guarantee that the reference clock will be within the DLL lock range, it also means there may be slightly more jitter in the output clock of the DLL, should the phase comparator shift the clock between adjacent tap points. Refer to Motorola Application Note AN2164, *MPC8245/MPC8241 Memory Clock Design Guidelines*, for more details on memory design.



Figure 7. DLL Locking Range Loop Delay vs. Frequency of Operation for DLL\_Extend = 1 and Normal Tap Delay

#### **Electrical and Thermal Characteristics**



Figure 8. DLL Locking Range Loop Delay vs. Frequency of Operation for DLL\_Extend = 1 and Tap Max Delay



Figure 9. DLL Locking Range Loop Delay vs. Frequency of Operation for DLL\_Extend = 0 and Normal Tap Delay



Figure 10. DLL Locking Range Loop Delay vs. Frequency of Operation for DLL\_Extend = 0 and Max Tap Delay

### 1.4.3.2 Input AC Timing Specifications

Table 10 provides the input AC timing specifications at recommended operating conditions (see Table 2) with  $LV_{DD} = 3.3 V \pm 0.3 V$ . See Figure 11 and Figure 12.

| Num  | Characteristic                                                      | Min                | Max | Unit | Notes   |
|------|---------------------------------------------------------------------|--------------------|-----|------|---------|
| 10a  | PCI input signals valid to PCI_SYNC_IN (input setup)                | 3.0                | —   | ns   | 1, 3    |
| 10b  | Memory input signals valid to SDRAM_SYNC_IN (input setup)           |                    |     | •    |         |
| 10b0 | Tap 0, register offset <0x77>, bits 5:4 = 0b00                      | 2.6                | —   | ns   | 2, 3, 6 |
| 10b1 | Tap 1, register offset <0x77>, bits 5:4 = 0b01                      | 1.9                | —   |      |         |
| 10b2 | Tap 2, register offset <0x77>, bits 5:4 = 0b10 (default)            | 1.2                | —   |      |         |
| 10b3 | Tap 3, register offset <0x77>, bits 5:4 = 0b11                      | 0.5                | —   |      |         |
| 10c  | PIC, misc. debug input signals valid to SDRAM_SYNC_IN (input setup) | 3.0                | _   | ns   | 2, 3    |
| 10d  | I <sup>2</sup> C input signals valid to SDRAM_SYNC_IN (input setup) | 3.0                | —   | ns   | 2, 3    |
| 10e  | Mode select inputs valid to HRST_CPU/HRST_CTRL (input setup)        | $9 \times t_{CLK}$ | —   | ns   | 2, 3–5  |
| 11   | T <sub>os</sub> —SDRAM_SYNC_IN to sys_logic_clk offset time         | 0.65               | 1.0 | ns   | 7       |
| 11a  | SDRAM_SYNC_IN to memory signal inputs invalid (input hold)          |                    |     | •    |         |
| 11a0 | Tap 0, register offset <0x77>, bits 5:4 = 0b00                      | 0                  | —   | ns   | 2, 3, 6 |
| 11a1 | Tap 1, register offset <0x77>, bits 5:4 = 0b01                      | 0.7                | —   |      |         |
| 11a2 | Tap 2, register offset <0x77>, bits 5:4 = 0b10 (default)            | 1.4                | —   |      |         |
| 11a3 | Tap 3, register offset <0x77>, bits 5:4 = 0b11                      | 2.1                | —   |      |         |
| 11b  | HRST_CPU/HRST_CTRL to mode select inputs invalid (input hold)       | 0                  | —   | ns   | 2, 3, 5 |
| 11c  | PCI_SYNC_IN to inputs invalid (input hold)                          | 1.0                | —   | ns   | 1, 2, 3 |

Table 10. Input AC Timing Specifications

#### Notes:

1. All PCI signals are measured from  $GV_{DD}$ \_ $OV_{DD}$ /2 of the rising edge of PCI\_SYNC\_IN to 0.4 ×  $GV_{DD}$ \_ $OV_{DD}$  of the signal in question for 3.3-V PCI signaling levels. See Figure 12.

- 2. All memory and related interface input signal specifications are measured from the TTL level (0.8 or 2.0 V) of the signal in question to the VM = 1.4 V of the rising edge of the memory bus clock, SDRAM\_SYNC\_IN. SDRAM\_SYNC\_IN is the same as PCI\_SYNC\_IN in 1:1 mode, but is twice the frequency in 2:1 mode (processor/memory bus clock rising edges occur on every rising and falling edge of PCI\_SYNC\_IN). See Figure 11.
- 3. Input timings are measured at the pin.
- 4.  $t_{\mbox{CLK}}$  is the time of one  $\mbox{SDRAM}_\mbox{SYNC}_\mbox{IN clock cycle}.$
- 5. All mode select input signals specifications are measured from the TTL level (0.8 or 2.0 V) of the signal in question to the VM = 1.4 V of the rising edge of the HRST\_CPU/HRST\_CTRL signal. See Figure 13.
- 6. The memory interface input setup and hold times are programmable to four possible combinations by programming bits 5:4 of register offset <0x77> to select the desired input setup and hold times.
- 7. T<sub>os</sub> represents a timing adjustment for SDRAM\_SYNC\_IN with respect to sys\_logic\_clk. Due to the internal delay present on the SDRAM\_SYNC\_IN signal with respect to the sys\_logic\_clk inputs to the DLL, the resulting SDRAM clocks become offset by the delay amount. The feedback trace length of SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN must be shortened by this amount relative to the SDRAM clock output trace lengths to maintain phase-alignment of the memory clocks with respect to sys\_logic\_clk. Note that the DLL locking range graphs of Figure 7 through Figure 10 compensate for T<sub>os</sub> and there is no additional requirement to shorten T<sub>loop</sub> by the duration of T<sub>os</sub>. Refer to Motorola Application Note AN2164, MPC8245/MPC8241 Memory Clock Design Guidelines, for more details on accommodating for the problem of T<sub>os</sub> and trace measurements in general.



F<sub>os</sub> = offset timing required to align sys\_logic\_clk with SDRAM\_SYNC\_IN. The SDRAM\_SYNC\_IN signal is adjusted by the DLL to accommodate for internal delay. This causes SDRAM\_SYNC\_IN to be seen before sys\_logic\_clk once the DLL locks, if no other accommodation is made for the delay.

#### Figure 11. Input/Output Timing Diagram Referenced to SDRAM\_SYNC\_IN



Figure 12. Input/Output Timing Diagram Referenced to PCI\_SYNC\_IN



VM = Midpoint Voltage (1.4 V)

Figure 13. Input Timing Diagram for Mode Select Signals

### 1.4.3.3 Output AC Timing Specification

Table 11 provides the processor bus AC timing specifications for the MPC8241 at recommended operating conditions (see Table 2) with  $LV_{DD} = 3.3 V \pm 0.3 V$ . See Figure 11. All output timings assume a purely resistive 50- $\Omega$  load (see Figure 14). Output timings are measured at the pin; time-of-flight delays must be added for trace lengths, vias, and connectors in the system. These specifications are for the default driver strengths indicated in Table 4.

| Num  | Characteristic                                                  | Min | Max  | Unit | Notes   |
|------|-----------------------------------------------------------------|-----|------|------|---------|
| 12a  | PCI_SYNC_IN to output valid, see Figure 15                      |     |      |      |         |
| 12a0 | Tap 0, PCI_HOLD_DEL = 00, [MCP,CKE] = 11, 66 MHz PCI (default)  | —   | 6.0  | ns   | 1, 3    |
| 12a1 | Tap 1, PCI_HOLD_DEL = 01, [MCP,CKE] = 10                        | _   | 6.5  |      |         |
| 12a2 | Tap 2, PCI_HOLD_DEL = 10, [MCP,CKE] = 01, 33 MHz PCI            | —   | 7.0  |      |         |
| 12a3 | Tap 3, PCI_HOLD_DEL = 11, [MCP,CKE] = 00                        | —   | 7.5  |      |         |
| 12b  | SDRAM_SYNC_IN to output valid (memory control and data signals) | —   | 4.5  | ns   | 2       |
| 12c  | SDRAM_SYNC_IN to output valid (for all others)                  | —   | 7.0  | ns   | 2       |
| 12d  | SDRAM_SYNC_IN to output valid (for I <sup>2</sup> C)            | —   | 5.0  | ns   | 2       |
| 12e  | SDRAM_SYNC_IN to output valid (ROM/Flash/Port X)                | —   | 6.0  | ns   | 2       |
| 13a  | Output hold (PCI), see Figure 15                                |     |      |      |         |
| 13a0 | Tap 0, PCI_HOLD_DEL = 00, [MCP,CKE] = 11, 66 MHz PCI (default)  | 2.0 | —    | ns   | 1, 3, 4 |
| 13a1 | Tap 1, PCI_HOLD_DEL = 01, [MCP,CKE] = 10                        | 2.5 | _    |      |         |
| 13a2 | Tap 2, PCI_HOLD_DEL = 10, [MCP,CKE] = 01, 33 MHz PCI            | 3.0 | _    |      |         |
| 13a3 | Tap 3, PCI_HOLD_DEL = 11, [MCP,CKE] = 00                        | 3.5 | _    |      |         |
| 13b  | Output hold (all others)                                        | 1.0 | —    | ns   | 2       |
| 14a  | PCI_SYNC_IN to output high impedance (for PCI)                  | _   | 14.0 | ns   | 1, 3    |

 Table 11. Output AC Timing Specifications

| Num | Characteristic                                          | Min | Max | Unit | Notes |
|-----|---------------------------------------------------------|-----|-----|------|-------|
| 14b | SDRAM_SYNC_IN to output high impedance (for all others) | —   | 4.0 | ns   | 2     |

#### Table 11. Output AC Timing Specifications (continued)

#### Notes:

- 1. All PCI signals are measured from GV<sub>DD</sub>\_OV<sub>DD</sub>/2 of the rising edge of PCI\_SYNC\_IN to 0.285 × GV<sub>DD</sub>\_OV<sub>DD</sub> or 0.615 × GV<sub>DD</sub>\_OV<sub>DD</sub> of the signal in question for 3.3 V PCI signaling levels. See Figure 12.
- 2. All memory and related interface output signal specifications are specified from the VM = 1.4 V of the rising edge of the memory bus clock, SDRAM\_SYNC\_IN to the TTL level (0.8 or 2.0 V) of the signal in question. SDRAM\_SYNC\_IN is the same as PCI\_SYNC\_IN in 1:1 mode, but is twice the frequency in 2:1 mode (processor/memory bus clock rising edges occur on every rising and falling edge of PCI\_SYNC\_IN). See Figure 11.
- 3. PCI bused signals are composed of the following signals: LOCK, IRDY, C/BE[3:0], PAR, TRDY, FRAME, STOP, DEVSEL, PERR, SERR, AD[31:0], REQ[4:0], GNT[4:0], IDSEL, and INTA.
- 4. In order to meet minimum output hold specifications relative to PCI\_SYNC\_IN for both 33- and 66-MHz PCI systems, the MPC8241 has a programmable output hold delay for PCI signals (the PCI\_SYNC\_IN to output valid timing is also affected). The initial value of the output hold delay is determined by the values on the MCP and CKE reset configuration signals; the values on these two signals are inverted then stored as the initial settings of PCI\_HOLD\_DEL = PMCR2[5:4] (power management configuration register 2 <0x72>), respectively. Since MCP and CKE have internal pull-up resistors, the default value of PCI\_HOLD\_DEL after reset is 0b00. Further output hold delay values are available by programming the PCI\_HOLD\_DEL value of the PMCR2 configuration register. See Figure 15.



Figure 14. AC Test Load for the MPC8241



Figure 15. PCI\_HOLD\_DEL Affect on Output Valid and Hold Time

## 1.4.3.4 I<sup>2</sup>C AC Timing Specifications

Table 12 provides the I<sup>2</sup>C input AC timing specifications for the MPC8241 at recommended operating conditions (see Table 2) with  $LV_{DD} = 3.3 V \pm 0.3 V$ .

| Num | Characteristic                                                                                                                                         | Min                                                                                                                                                                       | Max | Unit | Notes      |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------------|
| 1   | Start condition hold time                                                                                                                              | 4.0                                                                                                                                                                       | _   | CLKs | 1, 2       |
| 2   | Clock low period<br>(time before the MPC8241 will drive SCL<br>low as a transmitting slave after detecting<br>SCL low as driven by an external master) | 8.0 + (16 × 2 <sup>FDR[4:2]</sup> ) × (5 –<br>4({FDR[5],FDR[1]} == b'10) –<br>3({FDR[5],FDR[1]} == b'11) –<br>2({FDR[5],FDR[1]} == b'00) –<br>1({FDR[5],FDR[1]} == b'01)) | —   | CLKs | 1, 2, 4, 5 |
| 3   | SCL/SDA rise time (from 0.5 to 2.4 V)                                                                                                                  | _                                                                                                                                                                         | 1   | ms   |            |
| 4   | Data hold time                                                                                                                                         | 0                                                                                                                                                                         | _   | ns   | 2          |
| 5   | SCL/SDA fall time (from 2.4 to 0.5 V)                                                                                                                  | _                                                                                                                                                                         | 1   | ms   |            |
| 6   | Clock high period (time needed to either receive a data bit or generate a START or STOP)                                                               | 5.0                                                                                                                                                                       | _   | CLKs | 1, 2, 5    |
| 7   | Data setup time                                                                                                                                        | 3.0                                                                                                                                                                       | _   | ns   | 3          |
| 8   | Start condition setup time (for repeated start condition only)                                                                                         | 4.0                                                                                                                                                                       | —   | CLKs | 1,2        |
| 9   | Stop condition setup time                                                                                                                              | 4.0                                                                                                                                                                       | _   | CLKs | 1, 2       |

| Table 12. I <sup>2</sup> C Ir | nput AC Timing | Specifications |
|-------------------------------|----------------|----------------|
|-------------------------------|----------------|----------------|

#### Notes:

3. Timing is relative to the sampling clock (not SCL).

4. FDR[*x*] refers to the frequency divider register I2CFDR bit *x*.

<sup>1.</sup> Units for these specifications are in SDRAM\_CLK units.

<sup>2.</sup> The actual values depend on the setting of the digital filter frequency sampling rate (DFFSR) bits in the frequency divider register I2CFDR. Therefore, the noted timings in the above table are all relative to qualified signals. The qualified SCL and SDA are delayed signals from what is seen in real time on the I<sup>2</sup>C bus. The qualified SCL, SDA signals are delayed by the SDRAM\_CLK clock times DFFSR times two plus one SDRAM\_CLK clock. The resulting delay value is added to the value in the table (where this note is referenced). See Figure 17.

<sup>5.</sup> Input clock low and high periods in combination with the FDR value in the frequency divider register (I2CFDR) determine the maximum I<sup>2</sup>C input frequency. See Table 13.

Table 13 provides the I<sup>2</sup>C frequency divider register (I2CFDR) information for the MPC8241.

|                           |                                             |                                                   |                       | -                      |                                     |  |  |
|---------------------------|---------------------------------------------|---------------------------------------------------|-----------------------|------------------------|-------------------------------------|--|--|
|                           | <b>-</b> ···· 2                             | Max I <sup>2</sup> C Input Frequency <sup>1</sup> |                       |                        |                                     |  |  |
| FDR<br>Hex <sup>2</sup>   | Divider <sup>2</sup><br>(Dec)               | SDRAM_CLK<br>@ 33 MHz                             | SDRAM_CLK<br>@ 50 MHz | SDRAM_CLK<br>@ 100 MHz | SDRAM_CLK <sup>4</sup><br>@ 133 MHz |  |  |
| 20, 21                    | 160, 192                                    | 1.13 MHz                                          | 1.72 MHz              | 3.44 MHz               | 4.58 MHz                            |  |  |
| 22, 23, 24, 25            | 224, 256, 320, 384                          | 733                                               | 1.11 MHz              | 2.22 MHz               | 2.95 MHz                            |  |  |
| 0, 1                      | 288, 320                                    | 540                                               | 819                   | 1.63 MHz               | 2.18 MHz                            |  |  |
| 2, 3, 26, 27, 28,<br>29   | 384, 448, 480, 512, 640,<br>768             | 428                                               | 649                   | 1.29 MHz               | 1.72 MHz                            |  |  |
| 4, 5                      | 576, 640                                    | 302                                               | 458                   | 917                    | 1.22 MHz                            |  |  |
| 6, 7, 2A, 2B, 2C,<br>2D   | 768, 896, 960, 1024,<br>1280, 1536          | 234                                               | 354                   | 709                    | 943                                 |  |  |
| 8, 9                      | 1152, 1280                                  | 160                                               | 243                   | 487                    | 648                                 |  |  |
| A, B, 2E,<br>2F, 30, 31   | 1536, 1792, 1920,<br>2048, 2560, 3072       | 122                                               | 185                   | 371                    | 494                                 |  |  |
| C, D                      | 2304, 2560                                  | 83                                                | 125                   | 251                    | 335                                 |  |  |
| E, F, 32,<br>33, 34, 35   | 3072, 3584, 3840,<br>4096, 5120, 6144       | 62                                                | 95                    | 190                    | 253                                 |  |  |
| 10, 11                    | 4608, 5120                                  | 42                                                | 64                    | 128                    | 170                                 |  |  |
| 12, 13, 36,<br>37, 38, 39 | 6144, 7168, 7680,<br>8192, 10240, 12288     | 31                                                | 48                    | 96                     | 128                                 |  |  |
| 14, 15                    | 9216, 10240                                 | 21                                                | 32                    | 64                     | 85                                  |  |  |
| 16, 17, 3A,<br>3B, 3C, 3D | 12288, 14336, 15360,<br>16384, 20480, 24576 | 16                                                | 24                    | 48                     | 64                                  |  |  |
| 18, 19                    | 18432, 20480                                | 10                                                | 16                    | 32                     | 43                                  |  |  |
| 1A, 1B,<br>3E, 3F         | 24576, 28672,<br>30720, 32768               | 8                                                 | 12                    | 24                     | 32                                  |  |  |
| 1C, 1D                    | 36864, 40960                                | 5                                                 | 8                     | 16                     | 21                                  |  |  |
| 1E, 1F                    | 49152, 61440                                | 4                                                 | 6                     | 12                     | 16                                  |  |  |

### Table 13. MPC8241 Maximum I<sup>2</sup>C Input Frequency

Notes:

1. Values are in kHz unless otherwise specified.

2. FDR Hex and Divider (Dec) values are listed in corresponding order.

3. Multiple Divider (Dec) values will generate the same input frequency, but each Divider (Dec) value will generate a unique output frequency as shown in Table 14.

4. Only available for the 266-MHz part.

#### **Electrical and Thermal Characteristics**

Table 14 provides the I<sup>2</sup>C output AC timing specifications for the MPC8241 at recommended operating conditions (see Table 2) with  $LV_{DD} = 3.3 V \pm 0.3 V$ .

| Num | Characteristic                                                 | Min                                                                                                                                                                                                              | Max | Unit | Notes |
|-----|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|
| 1   | Start condition hold time                                      | $(FDR[5] == 0) \times (D_{FDR}/16)/2N + (FDR[5])$<br>== 1) × (D_{FDR}/16)/2M                                                                                                                                     | _   | CLKs | 1–3   |
| 2   | Clock low period                                               | D <sub>FDR</sub> /2                                                                                                                                                                                              | _   | CLKs | 1–3   |
| 3   | SCL/SDA rise time (from 0.5 to 2.4 V)                          | _                                                                                                                                                                                                                | _   | ms   | 4     |
| 4   | Data hold time                                                 | $\begin{array}{l} 8.0 + (16 \times 2^{FDR[4:2]}) \times (5 - \\ 4(\{FDR[5],FDR[1]\} == b'10) - \\ 3(\{FDR[5],FDR[1]\} == b'11) - \\ 2(\{FDR[5],FDR[1]\} == b'00) - \\ 1(\{FDR[5],FDR[1]\} == b'01)) \end{array}$ | _   | CLKs | 1–3   |
| 5   | SCL/SDA fall time (from 2.4 to 0.5 V)                          | _                                                                                                                                                                                                                | < 5 | ns   | 5     |
| 6   | Clock high time                                                | D <sub>FDR</sub> /2                                                                                                                                                                                              | _   | CLKs | 1–3   |
| 7   | Data setup time (MPC8241 as a master only)                     | (D <sub>FDR</sub> /2) – (output data hold time)                                                                                                                                                                  | _   | CLKs | 1, 3  |
| 8   | Start condition setup time (for repeated start condition only) | D <sub>FDR</sub> + (output start condition hold time)                                                                                                                                                            | —   | CLKs | 1–3   |
| 9   | Stop condition setup time                                      | 4.0                                                                                                                                                                                                              |     | CLKs | 1, 2  |

Table 14. I<sup>2</sup>C Output AC Timing Specifications

#### Notes:

1. Units for these specifications are in SDRAM\_CLK units.

- 2. The actual values depend on the setting of the digital filter frequency sampling rate (DFFSR) bits in the frequency divider register I2CFDR. Therefore, the noted timings in the above table are all relative to qualified signals. The qualified SCL and SDA are delayed signals from what is seen in real time on the I<sup>2</sup>C bus. The qualified SCL, SDA signals are delayed by the SDRAM\_CLK clock times DFFSR times two plus one SDRAM\_CLK clock. The resulting delay value is added to the value in the table (where this note is referenced). See Figure 17.
- 3. D<sub>FDR</sub> is the decimal divider number indexed by FDR[5:0] value. Refer to Table 10-5 in the MPC8245 Integrated Processor User's Manual. FDR[x] refers to the frequency divider register I2CFDR bit x. N is equal to a variable number that would make the result of the divide (data hold time value) equal to a number less than 16. M is equal to a variable number that would make the result of the result of the divide (data hold time value) equal to a number less than 16. M is equal to a variable number that would make the result of the divide (data hold time value) equal to a number less than 9.
- 4. Since SCL and SDA are open-drain type outputs, which the MPC8241 can only drive low, the time required for SCL or SDA to reach a high level depends on external signal capacitance and pull-up resistor values.
- 5. Specified at a nominal 50 pF load.



Figure 16. I<sup>2</sup>C Timing Diagram I

#### **Electrical and Thermal Characteristics**



Figure 17. I<sup>2</sup>C Timing Diagram II



Note: DFFSR filter clock is the SDRAM\_CLK clock times DFFSR value.

Figure 18. I<sup>2</sup>C Timing Diagram III



Note: The delay is the local memory clock times DFFSR times two plus one local memory clock.

Figure 19. I<sup>2</sup>C Timing Diagram IV (Qualified Signal)

### 1.4.3.5 PIC Serial Interrupt Mode AC Timing Specifications

Table 15 provides the PIC serial interrupt mode AC timing specifications for the MPC8241 at recommended operating conditions (see Table 2) with  $GV_{DD}$ – $OV_{DD}$  = 3.3 V ± 5% and  $LV_{DD}$  = 3.3 V ± 0.3 V.

| Num | Characteristic                            | Min                        | Мах                        | Unit | Notes |
|-----|-------------------------------------------|----------------------------|----------------------------|------|-------|
| 1   | S_CLK frequency                           | 1/14 SDRAM_SYNC_IN         | 1/2 SDRAM_SYNC_IN          | MHz  | 1     |
| 2   | S_CLK duty cycle                          | 40                         | 60                         | %    | —     |
| 3   | S_CLK output valid time                   | —                          | 6                          | ns   | —     |
| 4   | Output hold time                          | 0                          | _                          | ns   | —     |
| 5   | S_FRAME, S_RST output valid time          | —                          | 1 sys_logic_clk period + 6 | ns   | 2     |
| 6   | S_INT input setup time to S_CLK           | 1 sys_logic_clk period + 2 | _                          | ns   | 2     |
| 7   | S_INT inputs invalid (hold time) to S_CLK | _                          | 0                          | ns   | 2     |

Table 15. PIC Serial Interrupt Mode AC Timing Specifications

Notes:

1. See the MPC8245 Integrated Processor User's Manual for a description of the PIC interrupt control register (ICR) describing S\_CLK frequency programming.

- 2. S\_RST, S\_FRAME, and S\_INT shown in Figure 20 and Figure 21, depict timing relationships to sys\_logic\_clk and S\_CLK and do not describe functional relationships between S\_RST, S\_FRAME, and S\_INT. See the *MPC8245 Integrated Processor User's Manual* for a complete description of the functional relationships between these signals.
- 3. The sys\_logic\_clk waveform is the clocking signal of the internal peripheral logic from the output of the peripheral logic PLL; sys\_logic\_clk is the same as SDRAM\_SYNC\_IN when the SDRAM\_SYNC\_OUT to SDRAM\_SYNC\_IN feedback loop is implemented and the DLL is locked. See the MPC8245 Integrated Processor User's Manual for a complete clocking description.



Figure 20. PIC Serial Interrupt Mode Output Timing Diagram



Figure 21. PIC Serial Interrupt Mode Input Timing Diagram

### 1.4.3.6 IEEE 1149.1 (JTAG) AC Timing Specifications

Table 16 provides the JTAG AC timing specifications for the MPC8241 while in the JTAG operating mode at recommended operating conditions (see Table 2) with  $LV_{DD} = 3.3 \text{ V} \pm 0.3 \text{ V}$ . Timings are independent of the system clock (PCI\_SYNC\_IN).

| Num | Characteristic                          | Min | Max | Unit | Notes |
|-----|-----------------------------------------|-----|-----|------|-------|
|     | TCK frequency of operation              | 0   | 25  | MHz  |       |
| 1   | TCK cycle time                          | 40  | —   | ns   |       |
| 2   | TCK clock pulse width measured at 1.5 V | 20  | —   | ns   |       |
| 3   | TCK rise and fall times                 | 0   | 3   | ns   |       |
| 4   | TRST setup time to TCK falling edge     | 10  | —   | ns   | 1     |
| 5   | TRST assert time                        | 10  | —   | ns   |       |
| 6   | Input data setup time                   | 5   | —   | ns   | 2     |
| 7   | Input data hold time                    | 15  | —   | ns   | 2     |
| 8   | TCK to output data valid                | 0   | 30  | ns   | 3     |
| 9   | TCK to output high impedance            | 0   | 30  | ns   | 3     |
| 10  | TMS, TDI data setup time                | 5   | —   | ns   |       |
| 11  | TMS, TDI data hold time                 | 15  | —   | ns   |       |
| 12  | TCK to TDO data valid                   | 0   | 15  | ns   |       |
| 13  | TCK to TDO high impedance               | 0   | 15  | ns   |       |

Table 16. JTAG AC Timing Specification (Independent of PCI\_SYNC\_IN)

Notes:

1. TRST is an asynchronous signal. The setup time is for test purposes only.

2. Nontest (other than TDI and TMS) signal input timing with respect to TCK.

3. Nontest (other than TDO) signal output timing with respect to TCK.



VM = Midpoint Voltage

Figure 22. JTAG Clock Input Timing Diagram









# 1.5 Package Description

This section details package parameters, pin assignments, and dimensions.

## 1.5.1 Package Parameters for the MPC8241

The MPC8241 uses a 25 mm  $\times$  25 mm, cavity up, 357-pin plastic ball grid array (PBGA) package. The package parameters are as follows.

| Package Outline            | $25 \text{ mm} \times 25 \text{ mm}$                              |
|----------------------------|-------------------------------------------------------------------|
| Interconnects              | 357                                                               |
| Pitch                      | 1.27 mm                                                           |
| Solder Balls               | ZQ (PBGA)—62 Sn/36 Pb/2 Ag                                        |
|                            | VR (Lead free version of package)-95.5 Sn/4.0 Ag/0.5 Cu           |
| Solder Ball Diameter       | 0.75 mm                                                           |
| Maximum Module Height      | 2.52 mm                                                           |
| Co-planarity Specification | 0.15 mm                                                           |
| Maximum Force              | 6.0 lbs. total, uniformly distributed over package (8 grams/ball) |

## 1.5.2 Pin Assignments and Package Dimensions

Figure 26 shows the top surface, side profile, and pinout of the MPC8241, 357 PBGA package.



Figure 26. MPC8241 Package Dimensions and Pinout Assignments

## 1.5.3 Pinout Listings

Table 17 provides the pinout listing for the MPC8241, 357 PBGA package.

| Signal Name           | Package Pin Number                                                                                                          | Pin Type     | Power<br>Supply                    | Output<br>Driver Type | Notes   |  |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------|-----------------------|---------|--|
| PCI Interface Signals |                                                                                                                             |              |                                    |                       |         |  |
| C/BE[3:0]             | V11 V7 W3 R3                                                                                                                | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_PCI               | 1, 2    |  |
| DEVSEL                | U6                                                                                                                          | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_PCI               | 2, 3    |  |
| FRAME                 | Т8                                                                                                                          | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_PCI               | 2, 3    |  |
| IRDY                  | U7                                                                                                                          | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_PCI               | 2, 3    |  |
| LOCK                  | V6                                                                                                                          | Input        | GV <sub>DD</sub> _OV <sub>DD</sub> | —                     | 3       |  |
| AD[31:0]              | U13 V13 U11 W14 V14 U12<br>W10 T10 V10 U9 V9 W9 W8<br>T9 W7 V8 V4 W4 V3 V2 T5<br>R6 V1 T2 U3 P3 T4 R1 T3 R4<br>U2 U1        | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 1, 2    |  |
| PAR                   | R7                                                                                                                          | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_PCI               | 2       |  |
| <u>GNT</u> [3:0]      | W15 U15 W17 V12                                                                                                             | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 1, 2    |  |
| GNT4/DA5              | T11                                                                                                                         | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 4, 5 |  |
| REQ[3:0]              | V16 U14 T15 V15                                                                                                             | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | —                     | 1, 6    |  |
| REQ4/DA4              | W13                                                                                                                         | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | —                     | 5, 6    |  |
| PERR                  | Τ7                                                                                                                          | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 3, 7 |  |
| SERR                  | U5                                                                                                                          | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 3, 8 |  |
| STOP                  | W5                                                                                                                          | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 3    |  |
| TRDY                  | W6                                                                                                                          | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 3    |  |
| INTA                  | T12                                                                                                                         | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               | 2, 8    |  |
| IDSEL                 | U10                                                                                                                         | Input        | GV <sub>DD</sub> OV <sub>DD</sub>  | —                     |         |  |
|                       | Memory                                                                                                                      | Interface Si | gnals                              |                       |         |  |
| MDL[0:31]             | M19 M17 L16 L17 K18 J18<br>K17 K16 J15 J17 H18 F16<br>H16 H15 G17 D19 B3 C4 C2<br>D3 G5 E1 H5 E2 F1 F2 G2 J5<br>H1 H4 J4 J1 | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_STD_MEM           | 1, 9    |  |
| MDH[0:31]             | M18 L18 L15 K19 K15 J19<br>J16 H17 G19 G18 G16 D18<br>F18 E18 G15 E15 C3 D4 E5<br>F5 D1 E4 D2 E3 F4 G3 G4<br>G1 H2 J3 J2 K5 | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_STD_MEM           | 1       |  |
| DQM[0:7]              | A18 B18 A6 C7 D15 D14 A9<br>B8                                                                                              | Output       | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 1       |  |

#### Table 17. MPC8241 Pinout Listing

| Signal Name           | Package Pin Number                         | Pin Type | Power<br>Supply                    | Output<br>Driver Type | Notes     |  |  |
|-----------------------|--------------------------------------------|----------|------------------------------------|-----------------------|-----------|--|--|
| CS[0:7]               | A17 B17 C16 C17 C9 C8 A10<br>B10           | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 1         |  |  |
| FOE                   | A7                                         | I/O      | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_MEM_CTRL          | 10, 11    |  |  |
| RCS0                  | C10                                        | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 10, 11    |  |  |
| RCS1                  | B9                                         | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          |           |  |  |
| RCS2/TRIG_IN          | P18                                        | I/O      | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 5, 12     |  |  |
| RCS3/TRIG_OUT         | N18                                        | Output   | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_STD_MEM           | 5         |  |  |
| SDMA[1:0]             | A15 B15                                    | I/O      | GV <sub>DD</sub> _OV <sub>DD</sub> | DRV_MEM_CTRL          | 1, 10, 11 |  |  |
| SDMA[11:2]            | A11 B12 A12 C12 B13 C13<br>D12 A14 C14 B14 | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 1         |  |  |
| DRDY                  | P1                                         | Input    | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     | 5, 13     |  |  |
| SDMA12/SRESET         | L3                                         | I/O      | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 5, 12     |  |  |
| SDMA13/TBEN           | КЗ                                         | I/O      | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 5, 12     |  |  |
| SDMA14/<br>CHKSTOP_IN | К2                                         | I/O      | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 5, 12     |  |  |
| SDBA1                 | C11                                        | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          |           |  |  |
| SDBA0                 | B11                                        | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          |           |  |  |
| PAR[0:7]              | E19 C19 D5 D6 E16 F17 B2<br>C1             | I/O      | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_STD_MEM           | 1         |  |  |
| SDRAS                 | B19                                        | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 10        |  |  |
| SDCAS                 | D16                                        | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 10        |  |  |
| CKE                   | C6                                         | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 10, 11    |  |  |
| WE                    | B16                                        | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          |           |  |  |
| ĀS                    | A16                                        | Output   | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_MEM_CTRL          | 10, 11    |  |  |
| PIC Control Signals   |                                            |          |                                    |                       |           |  |  |
| IRQ0/S_INT            | P4                                         | Input    | GV <sub>DD</sub> OV <sub>DD</sub>  | _                     |           |  |  |
| IRQ1/S_CLK            | R2                                         | I/O      | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               |           |  |  |
| IRQ2/S_RST            | U19                                        | I/O      | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               |           |  |  |
| IRQ3/S_FRAME          | P15                                        | I/O      | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               |           |  |  |
| IRQ4/L_INT            | P2                                         | I/O      | GV <sub>DD</sub> OV <sub>DD</sub>  | DRV_PCI               |           |  |  |

Table 17. MPC8241 Pinout Listing (continued)

| Signal Name                      | Package Pin Number | Pin Type     | Power<br>Supply                     | Output<br>Driver Type | Notes      |  |  |
|----------------------------------|--------------------|--------------|-------------------------------------|-----------------------|------------|--|--|
| I <sup>2</sup> C Control Signals |                    |              |                                     |                       |            |  |  |
| SDA                              | P17                | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub>  | DRV_STD_MEM           | 8, 12      |  |  |
| SCL                              | R19                | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub>  | DRV_STD_MEM           | 8, 12      |  |  |
| DUART Control Signals            |                    |              |                                     |                       |            |  |  |
| SOUT1/PCI_CLK0                   | T16                | Output       | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_PCI_CLK           | 5, 14      |  |  |
| SIN1/PCI_CLK1                    | U16                | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_PCI_CLK           | 5, 14      |  |  |
| SOUT2/RTS1/<br>PCI_CLK2          | W18                | Output       | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_PCI_CLK           | 5, 14      |  |  |
| SIN2/CTS1/<br>PCI_CLK3           | V19                | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_PCI_CLK           | 5, 14      |  |  |
|                                  | Cloc               | k-Out Signa  | ls                                  |                       |            |  |  |
| PCI_CLK0/SOUT1                   | T16                | Output       | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_PCI_CLK           | 5, 14      |  |  |
| PCI_CLK1/SIN1                    | U16                | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub>  | DRV_PCI_CLK           | 5, 14      |  |  |
| PCI_CLK2/RTS1/<br>SOUT2          | W18                | Output       | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_PCI_CLK           | 5, 14      |  |  |
| PCI_CLK3/CTS1/<br>SIN2           | V19                | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_PCI_CLK           | 5, 14      |  |  |
| PCI_CLK4/DA3                     | V17                | Output       | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_PCI_CLK           | 5, 14      |  |  |
| PCI_SYNC_OUT                     | U17                | Output       | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_PCI_CLK           |            |  |  |
| PCI_SYNC_IN                      | V18                | Input        | GV <sub>DD</sub> OV <sub>DD</sub>   | _                     |            |  |  |
| SDRAM_CLK[0:3]                   | D7 B7 C5 A5        | Output       | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_MEM_CTRL          | 1, 22      |  |  |
| SDRAM_SYNC_OUT                   | B4                 | Output       | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_MEM_CTRL          |            |  |  |
| SDRAM_SYNC_IN                    | A4                 | Input        | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | —                     |            |  |  |
| CKO/DA1                          | L1                 | Output       | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_STD_MEM           | 5          |  |  |
| OSC_IN                           | R17                | Input        | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | _                     | 15         |  |  |
|                                  | Miscel             | laneous Sigi | nals                                |                       |            |  |  |
| HRST_CTRL                        | M2                 | Input        | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | _                     |            |  |  |
| HRST_CPU                         | L4                 | Input        | GV <sub>DD</sub> OV <sub>DD</sub>   |                       |            |  |  |
| MCP                              | К4                 | Output       | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_STD_MEM           | 10, 11, 16 |  |  |
| NMI                              | M1                 | Input        | GV <sub>DD</sub> OV <sub>DD</sub>   | _                     |            |  |  |
| SMI                              | L2                 | Input        | GV <sub>DD</sub> _OV <sub>DD</sub>  | — 12                  |            |  |  |
| SRESET/SDMA12                    | L3                 | I/O          | GV <sub>DD</sub> _OV <sub>DD</sub>  | DRV_MEM_CTRL 5, 12    |            |  |  |
| TBEN/SDMA13                      | КЗ                 | I/O          | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_MEM_CTRL          | 5, 12      |  |  |
| QACK/DA0                         | A3                 | Output       | GV <sub>DD</sub> OV <sub>DD</sub>   | DRV_STD_MEM           | 5, 10, 11  |  |  |

#### Table 17. MPC8241 Pinout Listing (continued)
| Signal Name               | Package Pin Number                                                                                                                                                                                                                                                                        | Pin Type                                | Power<br>Supply                     | Output<br>Driver Type | Notes        |  |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------------------|-----------------------|--------------|--|
| CHKSTOP_IN/<br>SDMA14     | К2                                                                                                                                                                                                                                                                                        | I/O                                     | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_MEM_CTRL          | 5, 12        |  |
| TRIG_IN/RCS2              | P18                                                                                                                                                                                                                                                                                       | I/O                                     | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | —                     | 5, 12        |  |
| TRIG_OUT/RCS3             | N18                                                                                                                                                                                                                                                                                       | Output                                  | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_STD_MEM           | 5, 12        |  |
| MAA[0:2]                  | E17 D17 C18                                                                                                                                                                                                                                                                               | Output                                  | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_STD_MEM           | 1, 10, 11    |  |
| MIV                       | K1                                                                                                                                                                                                                                                                                        | Output                                  | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_STD_MEM           | 23           |  |
| PMAA[0:1]                 | N19 N17                                                                                                                                                                                                                                                                                   | Output                                  | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_STD_MEM           | 1, 2, 10, 11 |  |
| PMAA[2]                   | M15                                                                                                                                                                                                                                                                                       | Output                                  | GV <sub>DD</sub> _OV <sub>DD</sub>  | DRV_STD_MEM           | 1, 2, 11     |  |
|                           | Test/Con                                                                                                                                                                                                                                                                                  | figuration S                            | gnals                               |                       |              |  |
| PLL_CFG[0:4]/<br>DA[10:6] | N3 N2 N1 M4 M3                                                                                                                                                                                                                                                                            | I/O                                     | GV <sub>DD</sub> OV <sub>DD</sub>   | _                     | 1, 5, 20     |  |
| TEST0                     | P16                                                                                                                                                                                                                                                                                       | Input                                   | GV <sub>DD</sub> OV <sub>DD</sub>   |                       | 13, 21       |  |
| DRDY                      | P1                                                                                                                                                                                                                                                                                        | Input                                   | GV <sub>DD</sub> OV <sub>DD</sub>   |                       | 5, 13        |  |
| RTC                       | D13                                                                                                                                                                                                                                                                                       | Input                                   | GV <sub>DD</sub> OV <sub>DD</sub>   |                       | 12           |  |
| ТСК                       | T19                                                                                                                                                                                                                                                                                       | Input                                   | GV <sub>DD</sub> OV <sub>DD</sub>   |                       | 6, 13        |  |
| TDI                       | N15                                                                                                                                                                                                                                                                                       | Input                                   | GV <sub>DD</sub> _OV <sub>DD</sub>  |                       | 6, 13        |  |
| TDO                       | T17                                                                                                                                                                                                                                                                                       | Output                                  | GV <sub>DD</sub> _OV <sub>DD</sub>  | DRV_PCI               | 23           |  |
| TMS                       | T18                                                                                                                                                                                                                                                                                       | Input                                   | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | —                     | 6, 13        |  |
| TRST                      | R16                                                                                                                                                                                                                                                                                       | Input                                   | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | —                     | 6, 13        |  |
|                           | Power an                                                                                                                                                                                                                                                                                  | d Ground S                              | ignals                              |                       |              |  |
| GNDRING/GND               | F07 F08 F09 F10 F11 F12<br>F13 G07 G08 G09 G10 G11<br>G12 G13 H07 H08 H09 H10<br>H11 H12 H13 J07 J08 J09<br>J10 J11 J12 J13 K07 K08<br>K09 K10 K11 K12 K13 L07<br>L08 L09 L10 L11 L12 L13<br>M07 M08 M09 M10 M11 M12<br>M13 N07 N08 N09 N10 N11<br>N12 N13 P08 P09 P10 P11<br>P12 P13 R15 | Ground                                  |                                     |                       | 17           |  |
| LV <sub>DD</sub>          | R18 U18 T1 U4 T6 W11 T14                                                                                                                                                                                                                                                                  | Reference<br>voltage<br>3.3 V,<br>5.0 V | LV <sub>DD</sub>                    | —                     |              |  |

### Table 17. MPC8241 Pinout Listing (continued)

| Signal Name                                    | Package Pin Number                                                                                                                                             | Pin Type                                                | Power<br>Supply                     | Output<br>Driver Type | Notes     |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------|-----------------------|-----------|
| GV <sub>DD</sub> OV <sub>DD</sub> /<br>PWRRING | D09 D10 D11 E06 E07 E08<br>E09 E10 E11 E12 E13 E14<br>F06 F14 G06 G14 H06 H14<br>J06 J14 K06 K14 L06 L14<br>M06 M14 N06 N14 P06 P07<br>P14 R08 R09 R10 R11 R12 | Power for<br>memory<br>drivers and<br>PCI/Stnd<br>3.3 V | GV <sub>DD</sub> OV <sub>DD</sub>   | _                     | 18        |
| V <sub>DD</sub>                                | F03 H3 L5 N4 P5 V5 U8 W12<br>W16 R13 P19 L19 H19 F19<br>F15 C15 A13 A8 B5 A2                                                                                   | Power for core 1.8 V                                    | V <sub>DD</sub>                     | _                     |           |
| No Connect                                     | N5 W2 B1                                                                                                                                                       | —                                                       | —                                   | _                     |           |
| AV <sub>DD</sub>                               | M5                                                                                                                                                             | Power for<br>PLL (CPU<br>core logic)<br>1.8 V           | AV <sub>DD</sub>                    | _                     |           |
| AV <sub>DD</sub> 2                             | R14                                                                                                                                                            | Power for<br>PLL<br>(peripheral<br>logic)<br>1.8 V      | AV <sub>DD</sub> 2                  | —                     |           |
|                                                | Debug/M                                                                                                                                                        | anufacturing                                            | g Pins                              |                       |           |
| DA0/QACK                                       | A3                                                                                                                                                             | Output                                                  | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_STD_MEM           | 5, 10, 11 |
| DA1/CKO                                        | L1                                                                                                                                                             | Output                                                  | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_STD_MEM           | 5         |
| DA2                                            | R5                                                                                                                                                             | Output                                                  | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_PCI               | 19        |
| DA3/PCI_CLK4                                   | V17                                                                                                                                                            | Output                                                  | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_PCI_CLK           | 5         |
| DA4/REQ4                                       | W13                                                                                                                                                            | I/O                                                     | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | _                     | 5, 6      |
| DA5/GNT4                                       | T11                                                                                                                                                            | Output                                                  | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_PCI               | 2, 4, 5   |
| DA[10:6]/<br>PLL_CFG[0:4]                      | N3 N2 N1 M4 M3                                                                                                                                                 | I/O                                                     | GV <sub>DD</sub> OV <sub>DD</sub>   | _                     | 1, 5, 20  |
| DA[11]                                         | T13                                                                                                                                                            | Output                                                  | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_PCI               | 1, 19     |
| DA[12:13]                                      | M16 N16                                                                                                                                                        | Output                                                  | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_STD_MEM           | 19        |

### Table 17. MPC8241 Pinout Listing (continued)

| Signal Name | Package Pin Number | Pin Type | Power<br>Supply                     | Output<br>Driver Type | Notes |
|-------------|--------------------|----------|-------------------------------------|-----------------------|-------|
| DA[14:15]   | B6 D8              | Output   | $\rm GV_{\rm DD} - \rm OV_{\rm DD}$ | DRV_MEM_CTRL          | 1, 19 |

#### Table 17. MPC8241 Pinout Listing (continued)

Notes:

- 1. Multi-pin signals such as AD[31:0] or MDL[0:31] have their physical package pin numbers listed in order corresponding to the signal names. Ex: AD0 is on pin U1, AD1 is on pin U2,..., AD31 is on pin U13.
- 2. This pin is affected by programmable PCI\_HOLD\_DEL parameter.
- 3. Recommend a weak pull-up resistor (2–10 k $\Omega$ ) be placed on this PCI control pin to LV<sub>DD</sub>.
- 4. GNT4 is a reset configuration pin and has an internal pull-up resistor which is enabled only when the MPC8241 is in the reset state.
- 5. This pin is a multiplexed signal and appears more than once in this table.
- 6. This pin has an internal pull-up resistor which is enabled at all times. The value of the internal pull-up resistor is not guaranteed, but is sufficient to prevent unused inputs from floating.
- 7. This pin is a sustained three-state pin as defined by the PCI Local Bus Specification (Rev. 2.2).
- 8. This pin is an open drain signal.
- 9. DL[0] is a reset configuration pin and has an internal pull-up resistor which is enabled only when the MPC8241 is in the reset state. The value of the internal pull-up resistor is not guaranteed, but is sufficient to ensure that a logic 1 is read into configuration bits during reset.
- 10. This pin has an internal pull-up resistor which is enabled only when the MPC8241 is in the reset state. The value of the internal pull-up resistor is not guaranteed, but is sufficient to ensure that a logic 1 is read into configuration bits during reset.
- 11. This pin is a reset configuration pin.
- 12. Recommend a weak pull-up resistor (2–10 k $\Omega$ ) be placed on this pin to GV<sub>DD</sub>-OV<sub>DD</sub>.
- 13.  $V_{IH}$  and  $V_{IL}$  for these signals are the same as the PCI  $V_{IH}$  and  $V_{IL}$  entries in Table 3.
- 14. External PCI clocking source or fanout buffer may be required for system if using the MPC8241 DUART functionality since PCI\_CLK[0:3] are not available in DUART mode. Only PCI\_CLK4 is available in DUART mode.
- 15. OSC\_IN utilizes the 3.3-V PCI interface driver which is 5-V tolerant, see Table 2 for details.
- 16. This pin can be programmed to be driven (default) or can be programmed (in PMCR2) to be open drain.
- 17. All grounded pins are connected together; connections should not be made to individual pins. The list represents the balls that are connected to Ground.
- GV<sub>DD</sub>\_OV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub>/AV<sub>DD</sub>2 by more than 1.8 V at any time including during power-on reset. Note that GV<sub>DD</sub>\_OV<sub>DD</sub> pins are all shorted together, PWRRING. The list represents the balls that are connected to PWRRING. Connections should not be made to individual PWRRING pins.
- 19. Treat these pins as No Connects unless using debug address functionality.
- 20. PLL\_CFG signals must be driven on reset.
- 21. Place a pull-up resistor of 120  $\Omega$  or less on the TESTO pin.
- 22. SDRAM\_CLK[0:3] and SDRAM\_SYNC\_OUT signals use DRV\_MEM\_CTRL for chip Rev 1.1 (A). These signals use DRV\_MEM\_CLK for chip Rev 1.2B.
- 23. The driver capability of this pin is hardwired to 40  $\Omega$  and cannot be changed.

# **1.6 PLL Configuration**

The internal PLLs of the MPC8241 are configured by the PLL\_CFG[0:4] signals. For a given PCI\_SYNC\_IN (PCI bus) frequency, the PLL configuration signals set both the peripheral logic/memory bus PLL (VCO) frequency of operation for the PCI-to-memory frequency multiplying and the MPC603e CPU PLL (VCO) frequency of operation for memory-to-CPU frequency multiplying. The PLL configurations for the MPC8241 is shown in Table 18 and Table 19.

|                  |                                   | 166 MHz-Part <sup>2</sup>                                              |                                                           |                                | 20                                                                     | 200-MHz Part <sup>2</sup>                                 |                                |                             | Multipliers                 |  |
|------------------|-----------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------|-----------------------------|-----------------------------|--|
| Ref <sup>2</sup> | PLL_<br>CFG<br>[0:4] <sup>1</sup> | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>3</sup><br>(MHz) | Periph<br>Logic/<br>Mem<br>Bus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>3</sup><br>(MHz) | Periph<br>Logic/<br>Mem<br>Bus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem VCO) | Mem-to-<br>CPU<br>(CPU VCO) |  |
| 0                | 00000                             | N                                                                      | lot available                                             |                                | 25-26 <sup>5</sup>                                                     | 75-78                                                     | 188-195                        | 3 (2)                       | 2.5 (2)                     |  |
| 2                | 00010                             | 34 <sup>4</sup> -37 <sup>5</sup>                                       | 34–37                                                     | 153–166                        | 34 <sup>4</sup> -44 <sup>5</sup>                                       | 34–44                                                     | 153–200                        | 1 (4)                       | 4.5 (2)                     |  |
| 3                | 00011 <sup>6</sup>                | 50 <sup>7</sup> –66 <sup>3</sup>                                       | 50–66                                                     | 100–132                        | 50 <sup>7</sup> –66 <sup>3</sup>                                       | 50–66                                                     | 100–132                        | 1 (Bypass)                  | 2 (4)                       |  |
| 4                | 00100                             | 25–41 <sup>5</sup>                                                     | 50-82                                                     | 100–164                        | 25–44 <sup>8,10</sup>                                                  | 50-88                                                     | 100–176                        | 2 (4)                       | 2 (4)                       |  |
| 5                | 00101 <sup>6</sup>                | 60–66 <sup>3</sup>                                                     | 60–66                                                     | 150–165                        | 60–66 <sup>3</sup>                                                     | 60–66                                                     | 150–165                        | 1 (Bypass)                  | 2.5 (2)                     |  |
| 6                | 00110 <sup>9</sup>                |                                                                        | Bypass                                                    |                                |                                                                        | Bypass                                                    | •                              | Bypass                      | Bypass                      |  |
| 7<br>Rev B       | 00111 <sup>6</sup>                | 50 <sup>4</sup> –55 <sup>5</sup>                                       | 50–55                                                     | 150–166                        | 50 <sup>4</sup> –66 <sup>3</sup>                                       | 50–66                                                     | 150–198                        | 1 (Bypass)                  | 3 (2)                       |  |
| 7<br>Rev D       | 00111                             |                                                                        |                                                           |                                | Not a                                                                  | vailable                                                  |                                |                             |                             |  |
| 8                | 01000                             | 50 <sup>4</sup> –55 <sup>5</sup>                                       | 50–55                                                     | 150–166                        | 50 <sup>4</sup> –66 <sup>3</sup>                                       | 50–66                                                     | 150–198                        | 1 (4)                       | 3 (2)                       |  |
| 9                | 01001                             | 38 <sup>4</sup> –41 <sup>5,11</sup>                                    | 76–82                                                     | 152–164                        | 38 <sup>4</sup> -50 <sup>5,12</sup>                                    | 76–100                                                    | 152–200                        | 2 (2)                       | 2 (2)                       |  |
| В                | 01011                             | N                                                                      | lot available                                             |                                | 44 <sup>5</sup>                                                        | 66                                                        | 198                            | 2(2)                        | 2.5(2)                      |  |
| С                | 01100                             | 30 <sup>4</sup> -33 <sup>5</sup>                                       | 60–66                                                     | 150–165                        | 30 <sup>4</sup> -40 <sup>5</sup>                                       | 60–80                                                     | 150–200                        | 2 (4)                       | 2.5 (2)                     |  |
| Е                | 01110                             | 25–27 <sup>5</sup>                                                     | 50–54                                                     | 150–162                        | 25–33 <sup>5</sup>                                                     | 60–66                                                     | 150–198                        | 2 (4)                       | 3 (2)                       |  |
| 10               | 10000                             | 25–27 <sup>5,11</sup>                                                  | 75–83                                                     | 150–166                        | 25–33 <sup>5,12</sup>                                                  | 75–100                                                    | 150–200                        | 3 (2)                       | 2 (2)                       |  |
| 12               | 10010                             | 50 <sup>4</sup> –55 <sup>5,11</sup>                                    | 75–83                                                     | 150–166                        | 50 <sup>4</sup> –66 <sup>3</sup>                                       | 75–99                                                     | 150–198                        | 1.5 (2)                     | 2 (2)                       |  |
| 14               | 10100                             | N                                                                      | lot available                                             |                                | 25–28 <sup>5</sup>                                                     | 50–56                                                     | 175–196                        | 2 (4)                       | 3.5 (2)                     |  |
| 16               | 10110                             |                                                                        |                                                           |                                | 25 <sup>5</sup>                                                        | 50                                                        | 200                            | 2(4)                        | 4(2)                        |  |
| 17               | 10111                             |                                                                        |                                                           |                                | 25 <sup>5</sup>                                                        | 100                                                       | 200                            | 4(2)                        | 2(2)                        |  |
| 19               | 11001                             | 33 <sup>5,13</sup>                                                     | 66                                                        | 165                            | 33 <sup>13</sup> –40 <sup>5</sup>                                      | 66–80                                                     | 165–200                        | 2(2)                        | 2.5(2)                      |  |
| 1A               | 11010                             | 37 <sup>4</sup> –41 <sup>5</sup>                                       | 37–41                                                     | 150–166                        | 37 <sup>4</sup> –50 <sup>5</sup>                                       | 37–50                                                     | 150–200                        | 1 (4)                       | 4 (2)                       |  |
| 1B               | 11011                             | Not available                                                          |                                                           |                                | 33 <sup>5,13</sup>                                                     | 66                                                        | 198                            | 2(2)                        | 3(2)                        |  |
| 1C               | 11100                             |                                                                        |                                                           |                                | 44 <sup>5,13</sup>                                                     | 66                                                        | 198                            | 1.5(2)                      | 3(2)                        |  |
| 1D               | 11101                             | 44 <sup>5,13</sup>                                                     | 66                                                        | 166                            | 44 <sup>13</sup> –53 <sup>5</sup>                                      | 66–80                                                     | 165–200                        | 1.5 (2)                     | 2.5 (2)                     |  |
| 1E               | 11110 <sup>14</sup>               |                                                                        | Not usable                                                |                                |                                                                        | Not usable                                                |                                | Off                         | Off                         |  |

 Table 18. PLL Configurations for the 166 and 200 MHz parts of MPC8241

|                  |                                   | 166 MHz-Part <sup>2</sup>                                              |                                                           | 20                             | 200-MHz Part <sup>2</sup>                                              |                                                           |                                | Multipliers                 |                             |
|------------------|-----------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------|-----------------------------|-----------------------------|
| Ref <sup>2</sup> | PLL_<br>CFG<br>[0:4] <sup>1</sup> | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>3</sup><br>(MHz) | Periph<br>Logic/<br>Mem<br>Bus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI Clock<br>Input<br>(PCI_<br>SYNC_IN)<br>Range <sup>3</sup><br>(MHz) | Periph<br>Logic/<br>Mem<br>Bus<br>Clock<br>Range<br>(MHz) | CPU<br>Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem VCO) | Mem-to-<br>CPU<br>(CPU VCO) |
| 1F               | 11111 <sup>14</sup>               | Not usable                                                             |                                                           | Not usable                     |                                                                        |                                                           | Off                            | Off                         |                             |

#### Table 18. PLL Configurations for the 166 and 200 MHz parts of MPC8241 (continued)

Notes:

1. PLL\_CFG[0:4] settings not listed are reserved. Bits 7–4 of register offset <0xE2> contain the PLL\_CFG[0:4] setting value. Note the impact of the relevant revisions for mode 7.

- 2. Range values are shown rounded down to the nearest whole number (decimal place accuracy removed) for clarity.
- 3. Limited by maximum PCI input frequency (66 MHz).
- 4. Limited by minimum CPU VCO frequency (300 MHz).
- 5. Limited by maximum CPU operating frequency.
- 6. In PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal processor directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI:Mem) mode operation. This mode is intended for hardware modeling support. The AC timing specifications given in this document do not apply in PLL bypass mode.
- 7. Limited by minimum CPU operating frequency (100 MHz).
- 8. Limited due to maximum memory VCO frequency (352 MHz).
- 9. In dual PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal peripheral logic directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI\_SYNC\_IN:Mem) mode operation. In this mode, the OSC\_IN input signal clocks the internal processor directly in 1:1 (OSC\_IN:CPU) mode operation, and the processor PLL is disabled. The PCI\_SYNC\_IN and OSC\_IN input clocks must be externally synchronized. This mode is intended for hardware modeling support. The AC timing specifications given in this document do not apply in dual PLL bypass mode.
- 10. Limited by maximum CPU VCO frequency (704 MHz).
- 11. Limited by maximum system memory interface operating frequency (83 MHz @ 166 MHz CPU bus speed).
- 12. Limited by maximum system memory interface operating frequency (100 MHz @ 200 MHz CPU bus speed).
- 13. Limited by minimum memory VCO frequency (132 MHz).
- 14. In clock off mode, no clocking occurs inside the MPC8241 regardless of the PCI\_SYNC\_IN input.

|                  |                                   |                                                                 | Multipliers                                      |                             |                             |                             |
|------------------|-----------------------------------|-----------------------------------------------------------------|--------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|
| Ref <sup>2</sup> | PLL_<br>CFG[0:4] <sup>10,13</sup> | PCI Clock Input<br>(PCI_SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph Logic/<br>Mem Bus<br>Clock Range<br>(MHz) | CPU Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem VCO) | Mem-to-<br>CPU<br>(CPU VCO) |
| 0                | 00000 <sup>12</sup>               | 25–35 <sup>5</sup>                                              | 75–105                                           | 188–263                     | 3 (2)                       | 2.5 (2)                     |
| 1                | 00001 <sup>12</sup>               | 25–29 <sup>5</sup>                                              | 75–88                                            | 225–264                     | 3 (2)                       | 3 (2)                       |
| 2                | 00010 <sup>11</sup>               | 50 <sup>18</sup> –59 <sup>5</sup>                               | 50–59                                            | 225–266                     | 1 (4)                       | 4.5 (2)                     |
| 3                | 00011 <sup>11,14</sup>            | 50 <sup>17</sup> –66 <sup>1</sup>                               | 50–66                                            | 100–133                     | 1 (Bypass)                  | 2 (4)                       |
| 4                | 00100 <sup>12</sup>               | 25–44 <sup>4</sup>                                              | 50–88                                            | 100–176                     | 2 (4)                       | 2 (4)                       |
| 5                | 00101                             | Reserved                                                        |                                                  |                             | Note                        | e 20                        |
| 6                | 00110 <sup>15</sup>               | Bypass                                                          |                                                  |                             | Вур                         | ass                         |

Table 19. PLL Configurations (266-MHz Parts)

|                  |                                   |                                                                 | Multipliers                                      |                             |                             |                             |
|------------------|-----------------------------------|-----------------------------------------------------------------|--------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|
| Ref <sup>2</sup> | PLL_<br>CFG[0:4] <sup>10,13</sup> | PCI Clock Input<br>(PCI_SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph Logic/<br>Mem Bus<br>Clock Range<br>(MHz) | CPU Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem VCO) | Mem-to-<br>CPU<br>(CPU VCO) |
| 7 (Rev B)        | 00111 <sup>14</sup>               | 50 <sup>6</sup> –66 <sup>1</sup>                                | 50–66                                            | 150–198                     | 1 (Bypass)                  | 3 (2)                       |
| 7 (Rev D)        | 00111 <sup>14</sup>               |                                                                 | No                                               | ot Available                | 1                           |                             |
| 8                | 01000 <sup>12</sup>               | 50 <sup>6</sup> –66 <sup>1</sup>                                | 50–66                                            | 150–198                     | 1 (4)                       | 3 (2)                       |
| 9                | 01001 <sup>19</sup>               | 38 <sup>6</sup> –66 <sup>1</sup>                                | 76–132                                           | 152–264                     | 2 (2)                       | 2 (2)                       |
| А                | 01010 <sup>12</sup>               | 25–29 <sup>5</sup>                                              | 50–58                                            | 225–261                     | 2 (4)                       | 4.5 (2)                     |
| В                | 01011 <sup>19</sup>               | 45 <sup>3</sup> –59 <sup>5</sup>                                | 68–88                                            | 204–264                     | 1.5 (2)                     | 3 (2)                       |
| С                | 01100 <sup>12</sup>               | 30 <sup>6</sup> -44 <sup>4</sup>                                | 60–88                                            | 150–220                     | 2 (4)                       | 2.5 (2)                     |
| D                | 01101 <sup>19</sup>               | 45 <sup>3</sup> –50 <sup>5</sup>                                | 68–75                                            | 238–263                     | 1.5 (2)                     | 3.5 (2)                     |
| E                | 01110 <sup>12</sup>               | 25–44 <sup>5</sup>                                              | 50–88                                            | 150–264                     | 2 (4)                       | 3 (2)                       |
| F                | 01111 <sup>19</sup>               | 25 <sup>5</sup>                                                 | 75                                               | 263                         | 3 (2)                       | 3.5 (2)                     |
| 10               | 10000 <sup>12</sup>               | 25–44 <sup>16,5</sup>                                           | 75–132                                           | 150–264                     | 3 (2)                       | 2 (2)                       |
| 11               | 10001 <sup>19</sup>               | 25–26 <sup>5</sup>                                              | 100–106                                          | 250–266                     | 4 (2)                       | 2.5 (2)                     |
| 12               | 10010 <sup>12</sup>               | 50 <sup>6</sup> –66 <sup>1</sup>                                | 75–99                                            | 150–198                     | 1.5 (2)                     | 2 (2)                       |
| 13               | 10011 <sup>19</sup>               |                                                                 | Not available                                    |                             | 4 (2)                       | 3 (2)                       |
| 14               | 10100 <sup>12</sup>               | 25–38 <sup>5</sup>                                              | 50–76                                            | 175–266                     | 2 (4)                       | 3.5 (2)                     |
| 15               | 10101 <sup>19</sup>               |                                                                 | Not available                                    |                             | 2.5 (2)                     | 4 (2)                       |
| 16               | 10110 <sup>12</sup>               | 25–33 <sup>5</sup>                                              | 50–66                                            | 200–264                     | 2 (4)                       | 4 (2)                       |
| 17               | 10111 <sup>19</sup>               | 25–33 <sup>5</sup>                                              | 100–132                                          | 200–264                     | 4 (2)                       | 2 (2)                       |
| 18               | 11000 <sup>12</sup>               | 27 <sup>3</sup> –35 <sup>5</sup>                                | 68–88                                            | 204–264                     | 2.5 (2)                     | 3 (2)                       |
| 19               | 11001 <sup>19</sup>               | 33 <sup>3</sup> –53 <sup>5</sup>                                | 66–106                                           | 165–265                     | 2 (2)                       | 2.5 (2)                     |
| 1A               | 11010 <sup>12</sup>               | 50 <sup>18</sup> –66 <sup>1</sup>                               | 50–66                                            | 200–264                     | 1 (4)                       | 4 (2)                       |
| 1B               | 11011 <sup>19</sup>               | 34 <sup>3</sup> –44 <sup>5</sup>                                | 68–88                                            | 204–264                     | 2 (2)                       | 3 (2)                       |
| 1C               | 11100 <sup>12</sup>               | 44 <sup>3</sup> –59 <sup>5</sup>                                | 66–88                                            | 198–264                     | 1.5 (2)                     | 3 (2)                       |
| 1D               | 11101 <sup>12</sup>               | 44 <sup>3</sup> –66 <sup>1</sup>                                | 66–99                                            | 165–248                     | 1.5 (2)                     | 2.5 (2)                     |
| 1E (Rev B)       | 11110 <sup>8</sup>                |                                                                 | Not usable                                       |                             | Off                         | Off                         |
| 1E (Rev D)       | 11110                             | 33 <sup>3</sup> -38 <sup>5</sup>                                | 66-76                                            | 231-266                     | 2(2)                        | 3.5(2)                      |

 Table 19. PLL Configurations (266-MHz Parts) (continued)

|                  |                                   | 266-MHz Part <sup>9</sup>                                       |                                                  |                             | Multipliers                 |                             |
|------------------|-----------------------------------|-----------------------------------------------------------------|--------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|
| Ref <sup>2</sup> | PLL_<br>CFG[0:4] <sup>10,13</sup> | PCI Clock Input<br>(PCI_SYNC_IN)<br>Range <sup>1</sup><br>(MHz) | Periph Logic/<br>Mem Bus<br>Clock Range<br>(MHz) | CPU Clock<br>Range<br>(MHz) | PCI-to-<br>Mem<br>(Mem VCO) | Mem-to-<br>CPU<br>(CPU VCO) |
| 1F               | 11111 <sup>8</sup>                | Not usable                                                      |                                                  |                             | Off                         | Off                         |

Table 19. PLL Configurations (266-MHz Parts) (continued)

Notes:

- 1. Limited by maximum PCI input frequency (66 MHz).
- 2. Note the impact of the relevant revisions for modes 7 and 1E.
- 3. Limited by minimum memory VCO frequency (132 MHz).
- 4. Limited due to maximum memory VCO frequency (352 MHz).
- 5. Limited by maximum CPU operating frequency.
- 6. Limited by minimum CPU VCO frequency (300 MHz).
- 7. Limited by maximum CPU VCO frequency (704 MHz).
- 8. In clock off mode, no clocking occurs inside the MPC8241 regardless of the PCI\_SYNC\_IN input.

9. Range values are shown rounded down to the nearest whole number (decimal place accuracy removed) for clarity.

- 10. PLL\_CFG[0:4] settings not listed are reserved.
- 11. Multiplier ratios for this PLL\_CFG[0:4] setting are different from the MPC8240 and are not backwards-compatible.
- PCI\_SYNC\_IN range for this PLL\_CFG[0:4] setting is different from the MPC8240 and may not be fully backwards-compatible.
- 13. Bits 7–4 of register offset <0xE2> contain the PLL\_CFG[0:4] setting value.
- 14. In PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal processor directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI:Mem) mode operation. This mode is intended for hardware modeling support. The AC timing specifications given in this document do not apply in PLL bypass mode.
- 15. In dual PLL bypass mode, the PCI\_SYNC\_IN input signal clocks the internal peripheral logic directly, the peripheral logic PLL is disabled, and the bus mode is set for 1:1 (PCI\_SYNC\_IN:Mem) mode operation. In this mode, the OSC\_IN input signal clocks the internal processor directly in 1:1 (OSC\_IN:CPU) mode operation, and the processor PLL is disabled. The PCI\_SYNC\_IN and OSC\_IN input clocks must be externally synchronized. This mode is intended for hardware modeling support. The AC timing specifications given in this document do not apply in dual PLL bypass mode.
- 16. Limited by maximum system memory interface operating frequency (133 MHz @ 266 MHz CPU).
- 17. Limited by minimum CPU operating frequency (100 MHz).
- 18. Limited by minimum memory bus frequency (50 MHz).
- 19. PCI\_SYNC\_IN range for this PLL\_CFG[0:4] setting does not exist on the MPC8240 and may not be fully backwards-compatible.
- 20. No longer supported.

# 1.7 System Design Information

This section provides electrical and thermal design recommendations for successful application of the MPC8241.

# 1.7.1 PLL Power Supply Filtering

The AV<sub>DD</sub> and AV<sub>DD</sub>2 power signals are provided on the MPC8241 to provide power to the peripheral logic/memory bus PLL and the MPC603e processor PLL. To ensure stability of the internal clocks, the power supplied to the AV<sub>DD</sub> and AV<sub>DD</sub>2 input signals should be filtered of any noise in the 500 kHz to 10 MHz resonant frequency range of the PLLs. Two separate circuits similar to the one shown in Figure 27 using surface mount capacitors with minimum effective series inductance (ESL) is recommended for AV<sub>DD</sub> and AV<sub>DD</sub>2 power signal pins. Consistent with the recommendations of Dr. Howard Johnson in *High Speed Digital Design: A Handbook of Black Magic* (Prentice Hall, 1993), multiple small capacitors of equal value are recommended over using multiple values.

The circuits should be placed as close as possible to the respective input signal pins to minimize noise coupled from nearby circuits. Routing directly as possible from the capacitors to the input signal pins with minimal inductance of vias is important.



Figure 27. PLL Power Supply Filter Circuit

# 1.7.2 Power Supply Sizing

The power consumption numbers provided in Table 5 do not reflect power from the  $GV_{DD}$ - $OV_{DD}$  power supply which are non-negligible for the MPC8241.

# 1.7.3 Decoupling Recommendations

Due to its dynamic power management feature, the large address and data buses, and its high operating frequencies, the MPC8241 can generate transient power surges and high frequency noise in its power supply, especially while driving large capacitive loads. This noise must be prevented from reaching other components in the MPC8241 system, and the MPC8241 itself requires a clean, tightly regulated source of power. Therefore, it is recommended that the system designer place at least one decoupling capacitor at each  $V_{DD}$ ,  $GV_{DD}$ – $OV_{DD}$ , and  $LV_{DD}$  pin of the MPC8241. It is also recommended that these decoupling capacitors receive their power from dedicated power planes in the PCB, utilizing short traces to minimize inductance. These capacitors should have a value of 0.1 µF. Only ceramic SMT (surface mount technology) capacitors are made along the length of the part.

In addition, it is recommended that there be several bulk storage capacitors distributed around the PCB, feeding the  $V_{DD}$ ,  $GV_{DD}$ ,  $OV_{DD}$ , and  $LV_{DD}$  planes, to enable quick recharging of the smaller chip capacitors. These bulk capacitors should have a low ESR (equivalent series resistance) rating to ensure the quick response time necessary. They should also be connected to the power and ground planes through two

vias to minimize inductance. Suggested bulk capacitors: 100–330  $\mu F$  (AVX TPS tantalum or Sanyo OSCON).

# **1.7.4 Connection Recommendations**

To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active-low inputs should be tied to  $OV_{DD}$ . Unused active-high inputs should be connected to GND. All NC (no connect) signals must remain unconnected.

Power and ground connections must be made to all external  $V_{DD}$ ,  $GV_{DD}$ ,  $OV_{DD}$ ,  $LV_{DD}$ , and GND pins of the MPC8241.

The PCI\_SYNC\_OUT signal is intended to be routed halfway out to the PCI devices and then returned to the PCI\_SYNC\_IN input of the MPC8241.

The SDRAM\_SYNC\_OUT signal is intended to be routed halfway out to the SDRAM devices and then returned to the SDRAM\_SYNC\_IN input of the MPC8241. The trace length may be used to skew or adjust the timing window as needed. See Motorola application notes AN1849/D, *MPC107 Design Guide*, and AN2164/D, *MPC8245/MPC8241 Memory Clock Design Guidelines*, for more information on this topic. Note that there is an SDRAM\_SYNC\_IN to PCI\_SYNC\_IN time requirement (see Table 10).

# 1.7.5 Pull-Up/Pull-Down Resistor Requirements

The data bus input receivers are normally turned off when no read operation is in progress; therefore, they do not require pull-up resistors on the bus. The data bus signals are: MDH[0:31], MDL[0:31], and PAR[0:7].

If the 32-bit data bus mode is selected, the input receivers of the unused data and parity bits (MDL[0:31] and PAR[4:7]) will be disabled, and their outputs will drive logic zeros when they would otherwise normally be driven. For this mode, these pins do not require pull-up resistors and should be left unconnected by the system to minimize possible output switching.

The  $\overline{\text{TEST0}}$  pin requires a pull-up resistor of 120  $\Omega$  or less connected to  $\text{GV}_{\text{DD}}$ - $\text{OV}_{\text{DD}}$ .

It is recommended that RTC have weak pull-up resistors (2–10 k $\Omega$ ) connected to GV<sub>DD</sub>-OV<sub>DD</sub>.

It is recommended that the following signals be pulled up to  $GV_{DD}$ – $OV_{DD}$  with weak pull-up resistors (2–10 k $\Omega$ ): SDA, SCL, SMI, SRESET/SDMA12, TBEN/SDMA13, CHKSTOP\_IN/SDMA14, TRIG\_IN/RCS2, and DRDY.

It is recommended that the following PCI control signals be pulled up to  $LV_{DD}$  with weak pull-up resistors (2–10 k $\Omega$ ): DEVSEL, FRAME, IRDY, LOCK, PERR, SERR, STOP, and TRDY. The resistor values may need to be adjusted stronger to reduce induced noise on specific board designs.

The following pins have internal pull-up resistors enabled at all times:  $\overline{\text{REQ}}$ [3:0],  $\overline{\text{REQ4}}$ /DA4, TCK, TDI, TMS, and  $\overline{\text{TRST}}$ . See Table 17 for more information.

The following pins have internal pull-up resistors enabled only while device is in the reset state:  $\overline{\text{GNT4}/\text{DA5}}$ , MDL0,  $\overline{\text{FOE}}$ ,  $\overline{\text{RCS0}}$ ,  $\overline{\text{SDRAS}}$ ,  $\overline{\text{SDCAS}}$ , CKE,  $\overline{\text{AS}}$ ,  $\overline{\text{MCP}}$ , MAA[0:2], PMAA[0:2], and  $\overline{\text{QACK}/\text{DA0}}$ . See Table 17 for more information.

The following pins are reset configuration pins: GNT4/DA5, MDL[0], FOE, RCS0, CKE, AS, MCP, QACK/DA0, MAA[0:2], PMAA[0:2], SDMA[1:0], MDH[16:31], and PLL\_CFG[0:4]/DA[10:15]. These pins are sampled during reset to configure the device. The PLL\_CFG[0:4] signals are sampled a few clocks after the negation of HRST\_CPU and HRST\_CTRL.

Reset configuration pins should be tied to GND via  $1-k\Omega$  pull-down resistors to ensure a logic zero level is read into the configuration bits during reset if the default logic-one level is not desired.

Any other unused active low input pins should be tied to a logic-one level via weak pull-up resistors  $(2-10 \text{ k}\Omega)$  to the appropriate power supply listed in Table 17. Unused active high input pins should be tied to GND via weak pull-down resistors  $(2-10 \text{ k}\Omega)$ .

# 1.7.6 PCI Reference Voltage—LV<sub>DD</sub>

The MPC8241 PCI reference voltage (LV<sub>DD</sub>) pins should be connected to  $3.3 \pm 0.3$  V power supply if interfacing the MPC8241 into a 3.3-V PCI bus system. Similarly, the LV<sub>DD</sub> pins should be connected to  $5.0 \text{ V} \pm 5\%$  power supply if interfacing the MPC8241 into a 5-V PCI bus system. For either reference voltage, the MPC8241 always performs 3.3-V signaling as described in the *PCI Local Bus Specification* (Rev. 2.2). The MPC8241 tolerates 5-V signals when interfaced into a 5-V PCI bus system. (See Errata No. 18 in the *MPC8245/MPC8241 Integrated Processor Chip Errata*).

# 1.7.7 JTAG Configuration Signals

Boundary scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 specification, but is provided on all processors that implement the PowerPC architecture. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, more reliable power-on reset performance will be obtained if the TRST signal is asserted during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying TRST to HRESET is not practical.

The COP function of these processors allows a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic.

The arrangement shown in Figure 28 allows the COP to independently assert  $\overline{\text{HRESET}}$  or  $\overline{\text{TRST}}$ , while ensuring that the target can drive  $\overline{\text{HRESET}}$  as well. If the JTAG interface and COP header will not be used,  $\overline{\text{TRST}}$  should be tied to  $\overline{\text{HRESET}}$  so that it is asserted when the system reset signal ( $\overline{\text{HRESET}}$ ) is asserted ensuring that the JTAG scan chain is initialized during power-on.

The COP header shown in Figure 28 adds many benefits—breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features are possible through this interface—and can be as inexpensive as an unpopulated footprint for a header to be added when needed.

The COP interface has a standard header for connection to the target system, based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header).

There is no standardized way to number the COP header shown in Figure 28; consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 28 is common to all known emulators.



#### Notes:

- 1. QACK is an output on the MPC8241 and is not required at the COP header for emulation.
- 2. RUN/STOP normally found on pin 5 of the COP header is not implemented on the MPC8241. Connect pin 5 of the COP header to  $OV_{DD}$  with a 1-k $\Omega$  pull-up resistor.
- 3. CKSTP\_OUT normally found on pin 15 of the COP header is not implemented on the MPC8241 connect pin 15 of the COP header to  $OV_{DD}$  with a 10-k $\Omega$  pull-up resistor.
- 4. Pin 14 is not physically present on the COP header.
- 5. SRESET functions as output SDMA12 in extended ROM mode.
- 6. CHKSTOP\_IN functions as output SDMA14 in extended ROM mode.

#### Figure 28. COP Connector Diagram

# **1.7.8 Thermal Management Information**

This section provides thermal management information for the plastic ball grid array (PBGA) package for air-cooled applications. Depending on the application environment and the operating frequency, a heat sink may be required to maintain junction temperature within specifications. Proper thermal control design is primarily dependent on the system-level design: heat sink, airflow, and thermal interface material. To reduce the die-junction temperature, heat sinks may be attached to the package by several methods: adhesive, spring clip to holes in the printed-circuit board or package, or mounting clip and screw assembly; see Figure 29.



Figure 29. Package Exploded Cross-Sectional View with Several Heat Sink Options

Figure 30 depicts the die junction-to-ambient thermal resistance for four typical cases:

- A heat sink is not attached to the PBGA package and there exists a high board level thermal loading from adjacent components. (Label used—1s.)
- A heat sink is not attached to the PBGA package and there exists a low board level thermal loading from adjacent components. (Label used—2s2p.)
- A large heat sink (cross cut extrusion,  $38 \times 38 \times 16.5$  mm) is attached to the PBGA package and there exists high board level thermal loading from adjacent components. (Label used—1s/sink.)
- A large heat sink (cross cut extrusion,  $38 \times 38 \times 16.5$  mm) is attached to the PBGA package and there exists low board level thermal loading from adjacent components. (Label used—2s2p/sink.)



Figure 30. Die Junction-to-Ambient Resistance

The board designer can choose between several types of heat sinks to place on the MPC8241. There are several commercially available heat sinks for the MPC8241 provided by the following vendors:

| Aavid Thermalloy<br>80 Commercial St.<br>Concord, NH 03301<br>Internet: www.aavidthermalloy.com                               | 603-224-9988 |
|-------------------------------------------------------------------------------------------------------------------------------|--------------|
| Alpha Novatech<br>473 Sapena Ct. #15<br>Santa Clara, CA 95054<br>Internet: www.alphanovatech.com                              | 408-749-7601 |
| International Electronic Research Corporation (IERC)<br>413 North Moss St.<br>Burbank, CA 91502<br>Internet: www.ctscorp.com  | 818-842-7277 |
| Tyco Electronics<br>Chip Coolers <sup>TM</sup><br>P.O. Box 3668<br>Harrisburg, PA 17105-3668<br>Internet: www.chipcoolers.com | 800-522-6752 |
| Wakefield Engineering<br>33 Bridge St.<br>Pelham, NH 03076<br>Internet: www.wakefield.com                                     | 603-635-5102 |

Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost. Other heat sinks offered by Aavid Thermalloy, Alpha Novatech, IERC, Chip Coolers, and Wakefield Engineering offer different heat sink-to-ambient thermal resistances, and may or may not need airflow.

## **1.7.8.1** Internal Package Conduction Resistance

For the PBGA, die-up, packaging technology, shown in Figure 29, the intrinsic conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance
- The die junction-to-ball thermal resistance

Figure 31 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



(Note the internal versus external package resistance)

#### Figure 31. PBGA Package with Heat Sink Mounted to a Printed-Circuit Board

For this die-up, wire-bond PBGA package, heat generated on the active side of the chip is conducted mainly through the mold cap, the heat sink attach material (or thermal interface material), and finally through the heat sink where it is removed by forced-air convection.

## 1.7.8.2 Adhesives and Thermal Interface Materials

A thermal interface material is recommended between the top of the mold cap and the bottom of the heat sink to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, Figure 32 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, floroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. That is, the bare joint results in a thermal resistance approximately seven times greater than the thermal grease joint.

Heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see Figure 29). Therefore, the synthetic grease offers the best thermal performance, considering the low interface pressure. Of course, the selection of any thermal interface material depends on many factors: thermal performance requirements, manufacturability, service temperature, dielectric properties, cost, etc.



Figure 32. Thermal Performance of Select Thermal Interface Material

The board designer can choose between several types of thermal interface. Heat sink adhesive materials should be selected based upon high conductivity, yet adequate mechanical strength to meet equipment shock/vibration requirements. There are several commercially-available thermal interfaces and adhesive materials provided by the following vendors:

| The Bergquist Company<br>18930 West 78 <sup>th</sup> St.<br>Chanhassen, MN 55317<br>Internet: www.bergquistcompany.com                 | 800-347-4572 |
|----------------------------------------------------------------------------------------------------------------------------------------|--------------|
| Chomerics, Inc.<br>77 Dragon Ct.<br>Woburn, MA 01888-4014<br>Internet: www.chomerics.com                                               | 781-935-4850 |
| Dow-Corning Corporation<br>Dow-Corning Electronic Materials<br>2200 W. Salzburg Rd.<br>Midland, MI 48686-0997<br>Internet: www.dow.com | 800-248-2481 |
| Shin-Etsu MicroSi, Inc.<br>10028 S. 51st St.<br>Phoenix, AZ 85044<br>Internet: www.microsi.com                                         | 888-642-7674 |

888-246-9050

Thermagon Inc. 4707 Detroit Ave. Cleveland, OH 44102 Internet: www.thermagon.com

### 1.7.8.3 Heat Sink Usage

An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from the equation:

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

where:

 $T_A$  = ambient temperature for the package (°C)  $R_{\theta JA}$  = junction-to-ambient thermal resistance (°C/W)  $P_D$  = power dissipation in the package (W)

The junction-to-ambient thermal resistance is an industry-standard value that provides a quick and easy estimation of thermal performance. Unfortunately, two values are in common usage: the value determined on a single-layer board and the value obtained on a board with two planes. For packages such as the PBGA, these values can be different by a factor of two. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single-layer board is appropriate for the tightly packed printed-circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated.

When a heat sink is used, the thermal resistance is expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance:

$$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$

where:

$$\begin{split} R_{\theta JA} &= \text{junction-to-ambient thermal resistance (°C/W)} \\ R_{\theta JC} &= \text{junction-to-case thermal resistance (°C/W)} \\ R_{\theta CA} &= \text{case-to-ambient thermal resistance (°C/W)} \end{split}$$

 $R_{\theta JC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the airflow around the device, the interface material, the mounting arrangement on the printed-circuit board, or the thermal dissipation on the printed-circuit board surrounding the device.

To determine the junction temperature of the device in the application when heat sinks are not used, the thermal characterization parameter ( $\psi_{JT}$ ) can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using the following equation:

$$T_J = T_T + (\psi_{JT} \times P_D)$$

where:

 $T_T$  = thermocouple temperature atop the package (°C)  $\psi_{JT}$  = thermal characterization parameter (°C/W)  $P_D$  = power dissipation in package (W)

The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire.

#### **System Design Information**

When a heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.

In many cases, it is appropriate to simulate the system environment using a computational fluid dynamics thermal simulation tool. In such a tool, the simplest thermal model of a package which has demonstrated reasonable accuracy (about 20%) is a two-resistor model consisting of a junction-to-board and a junction-to-case thermal resistance. The junction-to-case covers the situation where a heat sink will be used or where a substantial amount of heat is dissipated from the top of the package. The junction-to-board thermal resistance describes the thermal performance when most of the heat is conducted to the printed-circuit board.

## 1.7.9 References

Semiconductor Equipment and Materials International 805 East Middlefield Rd. Mountain View, CA 94043 (415) 964-5111

MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956.

JEDEC specifications are available on the WEB at http://www.jedec.org.

# **1.8 Document Revision History**

Table 20 provides a revision history for this hardware specification.

#### Table 20. Revision History Table

| Rev. No. | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0.1      | Updated Features list in Section 1.2.<br>Corrected pin assignments in Table 16 for DA[15] and DQM[3] signals.<br>Added vendor (Cool Innovations, Inc.) to list of heat sink vendors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0.2      | Table 16—Corrected pin number for PLL_CFG0/DA10 to N3. The pin was already correctly listed for DA10/PLL_CFG0. Updated note 1 to reflect pin assignments for the MPC8241. Updated footnotes throughout document. Section 1.4.3.3—Updated note 4 to correct bit values of PCI_HOLD_DEL in PMCR2. Section 1.6—Updated notes in Table 17. Included memory VCO minimum and maximum numbers. Section 1.7.8—Updated description of bits PCI_HOLD_DEL in PMCR2. Section 1.7.10.3—Replaced thermal characterization parameter (YJT) with correct thermal characterization parameter ( $\psi_{JT}$ ). Changed $\psi_{\pi}$ symbol to $\psi_{JT}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0.3      | Corrected solder ball information in Section 1.5.1 to 62 Sn/36 Pb/2 Ag.<br>Section 1.4.3.1—Corrected DLL_EXTEND labeling in Figures 5 through 8. Removed note for pin<br>TRIG_OUT/RCS3 in Table 16, as well as from the list of pins needing to be pulled up to IV <sub>DD</sub> in<br>Section 1.7.6.<br>Corrected order information labeling in Section 1.9 to MPC8241XZPXXXX. Also corrected label description<br>of ZU=PBGA to ZP=PBGA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1        | Updated document template.<br>Section 1.4.1.5—Updated driver type names in Table 4 so that they are consistent with the driver types referred to in the <i>MPC8245 Integrated Processor User's Manual</i> . Added notes 5 and 6 to Table 4.<br>Section 1.4.3.1—Added reference to AN2164 in note 7. Labeled N value in Figures 5 through 8.<br>Section 1.4.3.2—Updated Figure 9 to show T <sub>os</sub> .<br>Table 9—Changed default for 0x77 bits 5:4 to 0b10.<br>Section 1.4.3.3—Added item 12e to Table 10 for SDRAM_SYNC_IN to Output Valid Timing. Updated Figure 13 to state GVdd_OVdd instead of OVdd.<br>Section 1.5.3—Updated driver type names to match those used in Table 4. Updated notes for the following signals: DRDY, SDRAM_CLK[0:3], MIV, RTC, TDO, and DA[11].<br>Section 1.6—Updated PLL table and notes.<br>Removed old Section 1.7.2 on voltage sequencing requirements. Added cautions regarding voltage sequencing to the end of Table 2 in Section 1.4.1.2.<br>Section 1.7.3—Changed sentence recommendation regarding decoupling capacitors.<br>Section 1.7.6—Added reference to AN2164.<br>Section 1.7.6—Added reference to AN2164.<br>Section 1.7.6—Added sentence regarding the PLL_CFG signals.<br>Removed old Section 1.7.8 since the MPC8241 cannot be used as a drop in replacement for the MPC8240 because of pin compatibility issues.<br>Section 1.7.8—Updated TRST information in this section and Figure 26.<br>Section 1.7.9—Updated ITST information in this section. Added tables to reflect part number specifications also available.<br>Added Sections 1.9.2 and 1.9.3. |

| Rev. No. | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | Section 1.4.1.2—Updated note 1 to include 266-MHz part. Added a line to cautions 2 and 3 in the notes section of Table 2. Added Figures 4 and 5 to show the overshoot and undershoot requirements for the PCI interface.<br>Section 1.4.1.3—Table 3: Updated minimum value for input high voltage, and maximum value for capacitance.<br>Section 1.4.3.2—Appended Figures 9 and 10.<br>Section 1.4.3.4—Added a column to Table 13 to include 133-MHz memory bus speed for 266-MHz part.<br>Section 1.5.2—Changed Figure 24 to accommodate new package offerings.<br>Section 1.6—Added Table 19 for PLL of the 266-MHz part.<br>Section 1.7.7—Corrected note numbering in COP connector diagram.<br>Section 1.9.1—Updated package description in part marking nomenclature.                                                                                                                                                                            |
| 3        | Section 1.4.1.2—Changed recommended value in Table 2 for I/O buffer supply to $3.3 \pm 0.3$ V. Changed wording referencing Figure 4 to refer to the MPC8241.<br>Section 1.4.2—Table 6: Updated values for thermal characterization data as per the new packaging and 266-MHz part. Added note 7 for the difference between 166/200 MHz and the 266-MHz packaging.<br>Section 1.4.3—Corrected the voltage listing for the 266 MHz to $1.8 \pm 0.1$ V in Table 7.<br>Section 1.5—Changed package parameters and illustration based on new packaging.<br>Section 1.6—Table 18: Modified PLL configuration for 166- and 200-MHz parts for Mode 7 to specify that this mode is not available for Rev . D of the part. Added sentence to note 1 referencing update for Mode 7.<br>Table 19: Made several range updates for various modes to accommodate VCO limits. Added Mode 7 and 1E updates for Rev. D. Updated VCO limits listed in notes 4, 6, and 7. |

### Table 20. Revision History Table

# **1.9 Ordering Information**

Ordering information for the parts fully covered by this document is provided in Section 1.9.1, "Part Numbers Fully Addressed by This Document." Section 1.9.2, "Part Numbers Not Fully Addressed by This Document," lists the part numbers which do not fully conform to the specifications of this document. These special part numbers require an additional document called a part number specification.

# 1.9.1 Part Numbers Fully Addressed by This Document

Table 21 provides the Motorola part numbering nomenclature for the MPC8241. Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact your local Motorola sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier which may specify special application conditions. Each part number also contains a revision code which refers to the die mask revision number. The revision level can be determined by reading the Revision ID register at address offset 0x08.

| XPC             | nnnn               | L                                                   | XX                                                                                      | nnn                                 | X                                      |
|-----------------|--------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------|
| Product<br>Code | Part<br>Identifier | Process Descriptor                                  | Package <sup>1</sup>                                                                    | Processor<br>Frequency <sup>2</sup> | Revision Level                         |
| MPC             | 8241               | L = Standard Spec.<br>1.8 V ± 100 mV<br>0° to 105°C | ZQ = thick substrate and<br>thick mold cap PBGA<br>VR = Lead free version of<br>package | 166 MHz<br>200 MHz<br>266 MHz       | Contact local Motorola<br>Sales Office |

#### Table 21. Part Numbering Nomenclature

Notes:

......

1. See Section 1.5, "Package Description," for more information on available package types.

2. Processor core frequencies supported by parts addressed by this specification only. Not all parts described in this specification support all core frequencies. Additionally, parts addressed by part number specifications may support other maximum core frequencies.

# 1.9.2 Part Numbers Not Fully Addressed by This Document

Parts with application modifiers or revision levels not fully addressed in this specification document are described in separate part number specifications which supplement and supersede this document; see Table 22.

| Part Number Series | Operating Conditions                                       | Document Order Number of<br>Applicable Specification |  |
|--------------------|------------------------------------------------------------|------------------------------------------------------|--|
| XPC8241TZPnnnx     | 1.8 V ± 100 mV, –40° to 105°C<br>166 MHz, 200 MHz, 266 MHz | MPC8241TZPPNS/D                                      |  |

#### Table 22. Part Numbers with Separate Documentation

**Note:** For other differences, see applicable specifications.

# 1.9.3 Part Marking

Parts are marked as the example shown in Figure 33.



Notes:

MMMMMM is the 6-digit mask number. ATWLYYWWA is the traceability code. CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States.

### Figure 33. Part Marking for PBGA Device

### THIS PAGE INTENTIONALLY LEFT BLANK

### THIS PAGE INTENTIONALLY LEFT BLANK

#### HOW TO REACH US:

#### USA/EUROPE/LOCATIONS NOT LISTED:

Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-480-768-2130 (800) 521-6274

#### JAPAN:

Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573 Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre, 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

#### **TECHNICAL INFORMATION CENTER:**

(800) 521-6274

#### HOME PAGE:

www.motorola.com/semiconductors

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.



Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. The PowerPC name is a trademark of IBM Corp. and is used under license. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

© Motorola, Inc. 2003

MPC8241EC/D