# **OKI** Semiconductor ## MSM518221 262,214-Word × 8-Bit Field Memory #### **DESCRIPTION** The OKI MSM518221 is a high performance 2M bits, 256K×8 bits, Field Memory designed for high-speed serial access applications such as HDTVs, conventional NTSC TVs, VTRs, digital movies and Multi-media systems. The 2M bits capacity fits for one field of conventional NTSC TV screen. Each of the 8-bits planes has separate serial write and read ports that employ independent control clocks to support asynchronous read and write operations. Different clock rates are also supported that allow alternate data rates between write and read data streams. The MSM518221 provides high speed FIFO, First-In First-Out, operation without external refreshing: MSM518221 refreshes its DRAM storage cells automatically, so that it appears fully static to the users. Moreover, fully static type memory cells and decoders for serial access enable the serial access operation refresh free, so that serial read and/or write control clock can be halted high or low for any time as long as the power is on. Internal conflicts of any memory access and refreshing operation are prevented by special arbitration logic. The MSM518221's function is simple like that of a digital delay device whose delay-bit-length is easily set by reset timing. The delay length, number of read delay clocks between write and read, is determined by externally controlled write and read reset timings. Additional SRAM serial registers, or line buffers, for the initial access of 256×8 bits enable high speed first-bit-access with no clock delay just after the write or read reset timings. The MSM518221 is similar in operation and functionality to OKI 1M bits Field memory MSM514221A besides that MSM518221 has write mask function or input enable function (IE) and read-data skipping function or output enable function (OE). The differences between write enable (WE) and input enable (IE), and between read enable (RE) and output enable (OE) are that WE and RE can stop serial write/read address increments but IE and OE can not stop the increment when write/read clocking is continuously applied to MSM518221. The input enable (IE) function allows the user to write into selected locations of the memory only leaving the rest of the memory contents unchanged. This facilitate data processing as "picture in picture" on a TV screen simply. #### **FEATURES** • 512 Rows $\times$ 512 Column $\times$ 8 bits • Fast FIFO (First-In First-Out) Operation • High Speed Asynchronous Serial Access Read/Write Cycle Time 25ns/30ns/40ns Access Time 25ns/25ns/30ns Functional Compatibility with OKI MSM514221A • Write Mask Function (Input Enable Control) • Data Skipping Function (Output Enable Control) • Self Refresh (No refresh control is required) • Package: 28-Pin Plastic SOJ (SOJ 28-P-400) 28-Pin Plastic ZIP (ZIP 28-P-400) ## **PRODUCT FAMILY** | Family | Access Time (Max.) | Cycle Time (Min.) | Package | |-----------------|--------------------|-------------------|----------------| | MSM518221-JS-25 | 25ns | 25ns | 400mil28PinSOJ | | MSM518221-JS-30 | 25ns | 30ns | 400mil28PinSOJ | | MSM518221-JS-40 | 30ns | 40ns | 400mil28PinSOJ | | MSM518221-ZS-25 | 25ns | 25ns | 400mil28PinZIP | | MSM518221-ZS-30 | 25ns | 30ns | 400mil28PinZIP | | MSM518221-ZS-40 | 30ns | 40ns | 400mil28PinZIP | ## PIN CONFIGURATION (TOP VIEW) | Pin Name | Function | |----------------------|--------------------| | SRCK | Serial Read Clock | | SWCK | Serial Write Clock | | WE | Write Enable | | RE | Read Enable | | IE | Input Enable | | OE | Output Enable | | RSTW | Write Reset Clock | | RSTR | Read Reset Clock | | D <sub>IN</sub> 0-7 | Data Input | | D <sub>OUT</sub> 0-7 | Data Output | | V <sub>CC</sub> | Power Supply (5V) | | V <sub>SS</sub> | Ground (OV) | | NC | No Connection | #### **FUNCTIONAL BLOCK DIAGRAM** #### **OPERATION** #### Write Operation The write operation is controlled by tree clocks, SWCK, RSTW, and WE. Write operation is accomplished by cycling SWCK and holding WE high after write address pointer reset operation or RSTW. Each write operation, which begins after RSTW, must contain at least 80 active write cycles, ie. SWCK cycles while WE is high. To transfer the last data, which at that time are stored in the serial data registers attached to DRAM array, to the DRAM array, an RSTW operation is required after the last SWCK cycle. Write Reset: RSTW The first positive transition of SWCK after RSTW going high resets the write address counters to zero. RSTW setup and hold times are referenced to the rising edge of SWCK. Because the write reset function is solely controlled by SWCK rising edge after high level of RSTW, the states of WE and IE are don't care in the write reset cycle. Before RSTW may be brought high again for a further reset operation, it must have been low for at least two SWCK cycles. Data Inputs: D<sub>IN</sub>0-3 Write Clock: SWCK The SWCK latches the input data on chip when WE is high and also increments the internal write address pointer. Data-in setup time, t<sub>DS</sub> and hold time, t<sub>DH</sub>, are referenced to the rising edge of SWCK. Write Enable: WE WE is used for data write enable/disable control. WE high level enables the input, and WE low level disables the input and holds the internal write address pointer. There are no WE disable time (low) and WE enable time (high) restrictions because MSM518221 is fully static operation as long as power is on. Note that WE setup and hold times are referenced to the rising edge of SWCK. Input Enable: IE IE is used to enable/disable writing into memory. IE high level enables writing. The internal write address pointer is always incremented by cycling SWCK regardless of IE level. Note that IE setup and hold times are referenced to the rising edge of SWCK. #### **Read Operation** The read operation is controlled by tree clocks, SRCK, RSTR, and RE. Read operation is accomplished by cycling SRCK and holding RE high after read address pointer reset operation or RSTR. Each read operation, which begins after RSTR, must contain at least 80 active read cycles, i.e. SRCK cycles while RE is high. Read Reset: RSTR The first positive transition of SRCK after RSTR going high resets the read address counters to zero. RSTR setup and hold times are referenced to the rising edge of SRCK. Because the read reset function is solely controlled by SRCK rising edge after high level of RSTR, the states of RE and RE are don't care in the read reset cycle. Before RSTR may be brought high again for a further reset operation, it must have been low for at least two SRCK cycles. Data Out: D<sub>OUT</sub>0-7 Read Clock: SRCK Data is shifted out of the data registers triggered by the rising edge of SRCK when RE is high during a read operation. The SRCK input increments the internal read address pointer when RE is high. The three-state output buffer provides direct TTL compatibility (no pullup resistor required). Data out is the same polarity as data in. The output becomes valid after the access time interval $t_{AC}$ that begins with the rising edge of SRCK. There are no output valid time restriction on MSM518221. Read Enable: RE The function of RE is gating of the SRCK clock, for incrementing the read pointer. When RE is high before the rising edge of SRCK, the read pointer is incremented. When RE is low, the read pointer is not incremented. RE setup times ( $t_{RENS}$ and $t_{RDSS}$ ) and RE hold times ( $t_{RENH}$ and $t_{RDSH}$ ) are referenced to the rising edge of the SRCK clock. Output Enable: OE OE is used to enable/disable the outputs. OE high lebel enables the outputs. The internal read address pointer is always incremented by cycling SRCK regardless of OE level. Note that OE setup and hold times are referenced to the rising edge of SRCK. #### Power-up and Initialization On Powering up, the device is designed to begin proper operation after at least 100 $\mu s$ after $V_{CC}$ has stabilized to a value within the range of recommended operating conditions. After this 100 $\mu s$ stabilization interval, the following initialization sequence must be performed. Because the read and write address counters are not valid after power-up, a minimum of 80 dummy write operations (SWCK cycles) and read operations (SRCK cycles) must be performed, followed by an RSTW operation and an RSTR operation, to properly initialize the write and the read address pointer. Dummy write cycles/RSTW and dummy read cycles/RSTR may occur simultaneously. If these dummy read and write operations start while $V_{CC}$ and/or the substrate voltage have not stabilized, it is required to perform an RSTR operation plus a minimum of 80 SRCK cycles plus another RSTR operation, and an RSTW operation plus a minimum of 80 SRCK cycles plus another RSTW operation to properly initialize read and write address pointers. #### **Old/New Data Access** There must be minimum delay of 600 SWCK cycles between writing into memory and reading out from memory if reading from the first field starts with an RSTR operation, before the start of writing the second field, (before the next RSTW operation), then the data just written in will be read out. The start of reading out the first field of data may be delayed past the beginning of writing in the second field of data for as many as 70 SWCK cycles. If the RSTR operation for the first field read-out occurs less than 70 SWCK cycles after the RSTW operation for the second field write-in, then the internal buffering of the device assures that the first field will still be read out. The first field of data that is read out while the second field of data is written is called "old data". In order to read out "new data", i.e., the second field written in, the delay between an RSTW operation and an RSTR operation must be at least 600 SRCK cycles. If the delay between RSTW and RSTR operations is more than 71 but less than 600 cycles, then the data read out will be undetermined. It may be "old data" or "new" data or a combination of old and new data. Such a timing should be avoided. ## **ELECTRICAL CHARACTERISTICS** ## **Absolute Maximum Ratings** | Parameter | Symbol | Condition | Rating | Unit<br>V | | |-----------------------|------------------|-------------------------------|--------------|-----------|--| | Input Output Voltage | V <sub>T</sub> | at Ta = 25°C, V <sub>SS</sub> | -1.0 to 7.0 | | | | Output Current | los | Ta = 25°C | Ta = 25°C 50 | | | | Power Dissipation | P <sub>D</sub> | Ta = 25°C | 1 | W | | | Operating Temperature | T <sub>opr</sub> | <del></del> . | — 0 to 70 | | | | Storage Temperature | T <sub>stg</sub> | _ | -55 to 150 | °C | | ## **Recommended Operating Conditions** | Parameter | Symbol | Condition | Min. | Тур. | Max. | Unit | |----------------------|-----------------|-----------|------|------|--------------------|------| | Power Supply Voltage | V <sub>CC</sub> | | 4.5 | 5.0 | 5.5 | V | | | V <sub>SS</sub> | | 0 | 0 | 0 | V | | Input High Voltage | V <sub>IH</sub> | | 2.4 | Vcc | V <sub>CC</sub> +1 | V | | Input Low Voltage | V <sub>IL</sub> | | -1.0 | 0 | 0.8 | V | ## **DC Characteristics** | Parameter | Symbol | Condition | Min. | Max. | Unit | | |--------------------------|-----------------|----------------------------------------------------------------|------|-------------|------|----| | Input Leakage Current | լ | 0 <v<sub>1<v<sub>CC+1, Other Pins Tested at V=</v<sub></v<sub> | -10 | 10 | μА | | | Output Leakage Current | lLo | 0 <v<sub>0<v<sub>CC</v<sub></v<sub> | -10 | 10 | μΑ | | | Output "H" Level Voltage | VoH | I <sub>OH</sub> =-1mA | 2.4 | _ | V | | | Output "L" Level Voltage | V <sub>OL</sub> | I <sub>OL</sub> =2mA | | 0.4 | ν | | | | | | | | 60 | | | Operating Current | Icc1 | Minimum Cycle Time, Output Open | -30 | _ | 50 | mA | | | | | -40 | <del></del> | 40 | | | Standby Current | Icc2 | Input Pin=V <sub>IH</sub> / V <sub>IL</sub> | | 5 | mA | | ## Capacitance (Ta=25°C, f=1MHz) | Parameter | Symbol | Max. | Unit | |-----------------------------------------------------------------|--------|------|------| | Input Capacitance (DIN, SWCK, SRCK, RSTW, RSTR, WE, RE, IE, OE) | Cı | 7 | pF | | Output Capacitance (Dout) | Co | 7 | pF | | | | MSM518221-25 | | MSM518221-30 | | MSM518221-40 | | | |--------------------------------------|-------------------|--------------|------|--------------|----------------|--------------|----------------|------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | Access Time from SRCK | t <sub>AC</sub> | 6 | 25 | 6 | 25 | 6 | 30 | ns | | DOUT HOLD Time from SRCK | todck | 6 | | 6 | | 6 | | ns | | Dout Enable Time from SRCK | tDECK | 6 | 25 | 6 | 25 | 6 | 25 | ns | | SWCK "H" Puls Width | twswn | 9 | | 12 | | 17 | | ns | | SWCK "L" Puls Width | twswL | 9 | _ | 12 | | 17 | | пѕ | | Input Data Setup Time | t <sub>DS</sub> | 5 | | 5 | | 5 | | ns | | Input Data Hold Time | t <sub>DH</sub> | 6 | _ | 6 | | 6 | | ns | | WE Enable Setup Time | twens | 4 | | 4 | | 4 | | ns | | WE Enable Hold Time | twenh | 5 | | 5 | | 5 | | ns | | WE Disable Setup Time | twoss | 0 | | 0 | | 0 | | ns | | WE Disable Hold Time | twosh | 5 | | 5 | | 5 | | ns | | IE Enable Setup Time | tiens | 4 | _ | 4 | | 4 | | ns | | IE Enable Hold Time | tienh | 5 | | 5 | | 5 | | ns - | | IE Disable Setup Time | t <sub>IDSS</sub> | 0 | | 0 | | 0 | | ns | | IE Disable Hold Time | tidsh | 5 | _ | 5 | | 5 | | ns | | WE "H" Puls Width | twweh | 5 | | 10 | | 10 | | ns | | WE "L" Puls Width | twweL | 5 | | 10 | <u> </u> | 10 | | ns | | IE "H" Puls Width | twieh | 5 | | 10 | | 10 | <u> </u> | ns | | IE "L" Puls Width | tWIEL | 5 | | 10 | <u> </u> | 10 | <u> </u> | ns | | RSTW Setup Time | trstws | 0 | | 0 | | 0 | | ns | | RSTW Hold Time | trstwh | 10 | | 10 | | 10 | <u> </u> | ns | | SRCK "H" Puls Width | twsRH | 9 | _ | 12 | <del> -</del> | 17 | <u> </u> | ns | | SRCK "L" Puls Width | twsrl | 9 | | 12 | | 17 | | ns | | RE Enable Setup Time | trens | 0 | _ | 0 | | 0 | | ns | | RE Enable Hold Time | trenh | 5 | | 5 | | 5 | <u> </u> | ns | | RE Disable Setup Time | tRDSS | 0 | | 0 | | 0 | | ns | | RE Disable Hold Time | t <sub>RDSH</sub> | 5 | _ | 5 | | 5 | <u> </u> | ns | | OE Enable Setup Time | toens | 0 | | 0 | | 0 | 1 | ns | | OE Enable Hold Time | toenh | 5 | | 5 | | 5 | | ns | | OE Disable Setup Time | topss | 0 | | 0 | <u> </u> | 0 | <u> </u> | ns | | OE Disable Hold Time | todsh | 5 | | 5 | | 5 | <del> </del> | ns | | Output Buffer Turn-off Delay from OE | toez | 17 | | 17 | | 17 | ļ <del>-</del> | ns | | RE "H" Puls Width | twreh | 5 | | 10 | | 10 | | ns | | RE "L" Puls Width | twrel | 5 | | 10 | <del> -</del> | 10 | | ns | | OE "H" Puls Width | twoeh | 5 | | 10 | | 10 | | ns | | OE "L" Puls Width | twoEL | 5 | | 10 | - | 10 | | ns | | RSTR Setup Time | trstrs | 0 | | 0 | | 0 | <u> </u> | ns | | RSTR Hold Time | trstri | <del></del> | | 10 | | 10 | | ns | | SWCK Cycle Time | tswc | . 25 | | 30 | | 40 | | ns | | Parameter | | | | MSM518221-30 | | MSM518221-40 | | | |---------------------------------|--------|------|------|--------------|------|--------------|------|------| | | Symbol | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | SRCK Cycle Time | tsac | 25 | | 30 | | 40 | | ns | | Trandition Time (Rise and Fall) | tτ | 3 | 30 | 3 | 30 | 3 | 30 | ns | - Notes: 1. Input signal reference levels for the parameter measurement are $V_{IH}$ =3.0V and $V_{IL}$ =0V. The transition time $t_T$ is defined to be a transition time that signal transfers between $V_{IH}$ =3.0V and $V_{IL}$ =0V. - 2. AC measurements assume $t_T$ =3ns. - 3. Read address must have more than 600 address delay than write address in every cycle when asynchronous read/write is performed. - 4. Read must have more than 600 address delay than write in order to read the data written in a current series of write cycle which has been started last write reset cycle: this is called "new data read". When read has less than 70 address delay than write, the read data are the data written in a previous series of write cycle which had been written before last write reset cycle: this is called "old data read". - 5. When the read address delay is between more than 71 and less than 599, read data will be undetermined. However, normal write is achieved in this address condition. - 6. Outputs are measured with a load equivalent to 1 TTL load and 30 pF. Output reference levels are $V_{OH}$ =2.4V and $V_{OL}$ =0.8V. ## TIMING WAVEFORM ## Write Cycle Timing (Write Reset) ## Write Cycle Timing (Write Enable) ## Write Cycle Timing (Input Enable) ## Read Cycle Timing (Read Reset) ## Read Cycle Timing (Read Enable) #### Read Cycle Timing (Output Enable)