# **OKI semiconductor** MSM58321RS

**REAL TIME CLOCK/CALENDAR** 

# **GENERAL DESCRIPTION**

The MSM58321RS is a metal gate CMOS Real Time Clock/Calendar with a battery backup function for use in bus-oriented microprocessor applications.

The 4-bit bidirectional bus line method is used for the data I/O circuit; the clock is set, corrected, or read by accessing the memory.

The time is read with 4-bit DATA I/O, ADDRESS WRITE, READ, and BUSY; it is written with 4-bit DATA I/O, ADDRESS WRITE, WRITE, and BUSY.

# FEATURES

- 7 Function-Second, Minute, Hour, Day, Day-of-Week, Month, Year
- Automatic leap year of calender
- 12/24 hour format
- · Frequency divider 5-poststage reset
- Busy circuit reset
- Reference signal output

- 32.768KHz crystal controlled operation
- Single 5V power supply
- Bock-up battery operation to V<sub>CC</sub> = 2.2V
- Low power dissipation
  - 90µW max. at V<sub>CC</sub> = 3V
- 2.5mW max. at V<sub>CC</sub> = 5V
- 16 pin plastic DIP package

# FUNCTIONAL BLOCK DIAGRAM



## **PIN CONFIGURATION**



## **REGISTER TABLE**

| A          |            | Addr       | ess inpu   | ıt         | Register         | C   | ata i<br>out | nput/<br>put |    |    | -                   |     |                                                                                                                                                                                                                                                                                   |
|------------|------------|------------|------------|------------|------------------|-----|--------------|--------------|----|----|---------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | D.<br>(A.) | D,<br>(A,) | D,<br>(A,) | D,<br>(A,) | Name             | ь.  | D,           | D,           | D, | Co | Count value Remarks |     | Remarks                                                                                                                                                                                                                                                                           |
| 0          | 0          | 0          | 0          | 0          | S,               | •   | •            | •            | •  | 0  | ~                   | 9   |                                                                                                                                                                                                                                                                                   |
| 1          | 1          | ٥          | 0          | 0          | S10              | •   | •            | •            |    | 0  | ~                   | 5   |                                                                                                                                                                                                                                                                                   |
| 2          | 0          | 1          | C          | 0          | Μι,              | •   | •            | •            | ٠  | 0  | ~                   | 9   |                                                                                                                                                                                                                                                                                   |
| 3          | 1          | 1          | 0          | 0          | MIL              | •   | •            | •            |    | ٥  | ~                   | 5   | =<br>                                                                                                                                                                                                                                                                             |
| 4          | 0          | 0          | 1          | 0          | н,               | •   | •            | •            | •  | 0  | ~                   | 9   |                                                                                                                                                                                                                                                                                   |
| 5          | 1          | ٥          | 1          | 0          | Hie              | •   | •            | •            | 0  | ۵~ | 1 or (              | )~2 | $\label{eq:D2} D2 = 1 \mbox{ specifies } PM, D2 = 0 \mbox{ specifies } AM, D3 = 1 \mbox{ specifies } 24 \mbox{ hour timer, and } D3 = 0 \mbox{ specifies } 12 \mbox{ hour timer.} \\ When D3 = 1 \mbox{ is written, the } D2 \mbox{ bit is reset inside the } IC. \\ \end{array}$ |
| 6          | 0          | 1          | 1          | 0          | w                | •   | ·            | •            |    | 0  | ~                   | 6   |                                                                                                                                                                                                                                                                                   |
| 7          | 1          | 1          | 1          | 0          | D,               | •   | •            | •            | •  | 0  | ~                   | 9   | ]                                                                                                                                                                                                                                                                                 |
| 8          | 0          | 0          | 0          | 1          | D, e             | •   | •            | 0            | 0  | 0  | ~                   | 3   | The D2 and D3 bits in D10 are used to select a leap year.                                                                                                                                                                                                                         |
| 9          | 1          | 0          | 0          | 1          | мо,              | •   | •            | •            | •  | 0  | ~                   | 9   | Calendar D <sub>2</sub> D <sub>3</sub> Remainder obtained by dividing the<br>year number by 4                                                                                                                                                                                     |
| A          | 0          | 1          | 0          | 1          | MO <sub>10</sub> | •   |              |              |    | 0  | ~                   | 1   | Gregorian calendar 0 0 0                                                                                                                                                                                                                                                          |
| в          | 1          | 1          | 0          | 1          | Υ,               |     | •            | •            | •  | 0  | ~                   | 9   | Showa 1 0 3                                                                                                                                                                                                                                                                       |
| c          | 0          | 0          | 1          | 1          | Y                | † . |              |              | •  | 0  | ~                   | 9   | 0 1 2                                                                                                                                                                                                                                                                             |
| - <u> </u> | -          | -          | <u> </u>   | <u> </u>   | ¥10              | -   | Ľ            | -            |    | 0  | ~                   | 9   |                                                                                                                                                                                                                                                                                   |
| D          | 1          | 0          | 1          | 1          |                  |     |              |              |    |    |                     |     | A selector to resit 5 poststages in the $1/2^{14}$ frequency divider and the BUSY circuit. They are resit when this code is latched with ADDRESS LATCH and the WRITE input goes to $1$ .                                                                                          |
| E~F        | 0/1        | 1          | 1          | 1          |                  |     |              |              |    |    |                     |     | A selector to obtain reference signal output, Reference signals are output to $D\bar{D}=D\bar{3}$ when this code is latched with ADDRESS LATCH and READ input goes to $1,$                                                                                                        |

Notes: (1) There are no bits in blank fields for data input/output. O signals are output by reading and data is not stored by writing because there are no bits. (2) The bit with marked  $\odot$  is used to select the 12/24-hour timer and the bits marked  $\odot$  are used to select a leap year. These three bits can be read or

(2) The bit with marked O is used to select the 12/24-hour timer and the bits marked O are used to select a leap year. These three bits can be read or written.

(3) When signals are input to bus lines D0 - D3 and ADDRESS WRITE goes to 1 for address input, ADDRESS information is latched with ADDRESS LATCH.

| Parameter           | Symbol          | Condition  | Rating           | Unit |
|---------------------|-----------------|------------|------------------|------|
| Power voltage       | V <sub>DD</sub> | Ta = 25° C | -0.3 ~ 7         | v    |
| Input voltage       | V <sub>1</sub>  | Ta = 25°C  | GND-0.3VDD + 0.3 | V    |
| Output voltage      | Vo              | Ta = 25° C | GND-0.3VDD + 0.3 | V    |
| Storage temperature | Tstg            | _          | -55 ~ +150       | °c   |

## ABSOLUTE MAXIMUM RATINGS

# **OPERATING CONDITIONS**

| Parameter             | Symbol | Condition | Rating    | Unit |
|-----------------------|--------|-----------|-----------|------|
| Power voltage         | VDD    | _         | 4.5 ~ 7   | V    |
| Date hold voltage     | VDH    | _         | 2.2 ~ 7   |      |
| Crystal frequency     | f(XT)  | _         | 32.768    | kHz  |
| Operating temperature | Тор    | _         | -30 ~ +85 | °C   |

Note: The data hold voltage guarantees the clock operations, though it does not guarantee operations outside the IC and data input/output.

## DC CHARACTERISTICS

 $(V_{DD} = 5 V \pm 5\%, T_{\theta} = -30 \sim +85^{\circ}C)$ 

| Parameter           | Symbol | Condition                                                   | Min.                 | Тур.   | Max.   | Unit          |
|---------------------|--------|-------------------------------------------------------------|----------------------|--------|--------|---------------|
| H input voltage     | VIHI   | - Note 1                                                    | 3.6                  | _      | -      | v             |
| H input voitage     | VIH2   | - Note 2                                                    | V <sub>DD</sub> -0.5 |        | ÷ :    | - ·           |
| L input voltage     | VIL    | -                                                           | -                    | -      | 0.8    | V             |
| L output voltage    | VOL    | IO = 1.6 mA                                                 | -                    | _      | 0.4    | V             |
| L output current    | I'OL   | V <sub>O</sub> = 0.4 V                                      | 1.6                  | -      | -      | mA            |
| H input current     | Чні    | V] = 5 V Note 3                                             | 10                   | 25     | 50     | μΑ            |
| H input current     | IIH,   | V <sub>I</sub> = 5 V Note 4                                 | -                    | -      | 1      | η <i>μ</i> λη |
| L input current     | ΠL     | VI = 0 V                                                    | -                    | -      | -1     | μA            |
| Input capacity      | CI     | f = 1 MHz                                                   | -                    | 5      | _      | pF            |
| Current consumption | IDD    | f = 32.768 kHz<br>V <sub>DD</sub> = 5V/V <sub>DD</sub> = 3V | -                    | 100/15 | 500/30 | μΑ            |

Note: 1.  $CS_2$ , WRITE, READ, ADDRESS WRITE, STOP, TEST,  $D_0 \sim D_3$ 

2. CS1

3. CS1, CS2, WRITE, READ, ADDRESS WRITE, STOP, TEST

 $4. D_0 \sim D_3$ 

# SWITCHING CHARACTERISTICS

#### (1) WRITE mode

 $(V_{DD} = 5 V \pm 5\%, Ta = 25^{\circ}C)$ 

| Parameter                 | Symbol          | Condition | Min. | Typ.  | Max. | Unit |
|---------------------------|-----------------|-----------|------|-------|------|------|
| CS setup time             | tCS             | -         | 0    | _     | _    | μs   |
| CS Hold time              | <sup>t</sup> CH | -         | 0    | ( E)  | -    | μs   |
| Address setup time        | tAS             | _         | 0    | 8 = 8 | _    | μ    |
| Address write pulse width | tAW             | _         | 0.5  | -     | _    | μs   |
| Address hold time         | tAH             |           | 0.1  | -     | _    | μs   |
| Data setup time           | tDS             | -         | 0    | -     | _    | μs   |
| Write pulse width         | tww             |           | 2    | -     | _    | μs   |
| Data hold time            | <sup>t</sup> DH | _         | 0    | _     | _    | μs   |



Note: ADDRESS WRITE and WRITE inputs are activated by the level, not by the edge.

## PERIPHERALS · MSM58321RS =-

# (2) READ mode

(VDD = 5 V ±5%, Ta = 25°C)

| Parameter                 | Symbol          | Condition | Min. | Тур. | Max.       | Unit |
|---------------------------|-----------------|-----------|------|------|------------|------|
| CS setup time             | tCS             |           | 0    | _    | _          | μs   |
| CS Hold time              | <sup>t</sup> CH | _         | 0    | -    | _          | μs   |
| Address setup time        | tAS             | _         | 0    | -    | -          | μs   |
| Address write pulse width | tAW             |           | 0.5  | _    | -          | μs   |
| Address hold time         | tAH             |           | 0.1  | -    | -          | μs   |
| Read access time          | <sup>t</sup> RA | _         | -    | -    | see Note 1 | μs   |
| Read delay time           | tDD             |           | -    | -    | 1          | μs   |
| Read inhibit time         | <sup>t</sup> RI | _         | 0    | _    | -          | μs   |

Note 1. 
$$t_{RA} = 1 \ \mu s + CR \ln \left( \frac{V_{DD}}{V_{DD} - V_{IH} \min} \right)$$





# (3) WRITE & READ mode

| Parameter                 | Symbol          | Condition | Min. | Тур. | Max.       | Unit |
|---------------------------|-----------------|-----------|------|------|------------|------|
| CS setup time             | tCS             |           | 0    | _    | - 1        | μs   |
| CS hold time              | tСН             | _         | 0    |      | _          | μs   |
| Address setup time        | tAS             | _         | 0    | -    | -          | μs   |
| Address write pulse width | tAW             | _         | 0.5  | -    | -          | μs   |
| Address hold time         | tAH             | -         | 0.1  | -    | -          | μs   |
| Data setup time           | tDS             | _         | 0    | -    |            | μs   |
| Write pulse width         | tww             | _         | 2    | _    | -          | μs   |
| Data hold time            | tDH             | -         | 0    | -    | _          | μs   |
| Read access time          | tRA             | -         | -    | -    | see Note 1 | μs   |
| Read delay time           | tDD             | _         | -    | -    | 1          | μs   |
| Read inhibit time         | <sup>t</sup> RI | -         | 0    |      | _          | μs   |

Note 1. 
$$t_{RA} = 1 \,\mu s + CR \ln \left( \frac{V_{DD}}{V_{DD} - V_{IH} \min} \right)$$



# PERIPHERALS · MSM58321RS = ----

# PIN DESCRIPTION

| Name  | Pin No. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| CS₂   | 1       | Chip select pins. These pins enable the interface with the external circuit when both of these pins are set at H level simultanuously.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| CS1   | 13      | If one of these pins is set at L level, STOP, TEST, WRITE, READ, ADDRESS WRITE pins and $D_0 \sim D_3$ pins are inactivated.<br>Since the threshold voltage VT for the CS <sub>1</sub> pin is higher than that for other pins, it should be connected to the detector of power circuit and peripherals and CS <sub>2</sub> is to be connected to the microcontroller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| WRITE | 2       | WRITE pin is used to write data; it is activated when it is at the H level. Data bus data inside the IC is loaded to the object digit while this WRITE pin is at the H level, not at the WRITE input edge. Refer to Figure 2 below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|       |         | $G_{1} = C_{2} = "H"$ $WRITE$ $U_{1} = U_{1}$ $U_{2} = U_{2}$ $U_{2} = U_{1}$ $U_{2} = U_{2}$ $U_{3} = U_{3}$ |  |  |  |  |

\_\_\_\_

| Name | Pin No. | Descrip′                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| READ | 3       | READ pin is used to read data; it is activated when it is at the H level. Address contents are latched with ADDRESS LATCH inside the IC at the D0 – D3 and ADDRESS WRITE pins to select the object digit, then an H-level signal is input to the READ pin to read data.<br>If a count operation is continued by setting the STOP input to the L level, read operation must be performed, in principle, while the BUSY output is at the H level. While the BUSY output is at the L level, count operations are performed by digit counters and read data is not guaranteed, therefore, read operations are inhibited in this period. Figure 3 shows a time chart of the BUSY output, 1 Hz signal inside the IC, and READ input.<br>A read operation is stopped temporarily within a period of 244 $\mu$ s from the BUSY output trailing edge and it is restarted when the BUSY output goes to the H level again.                                                                                                                                                                                                                                                                                                        |
|      |         | BUSY       The counter inside the IC traits counting at the I trains counting at the I trained counting at the I trained counting at the I trained leading edge.         Had enabled period       Read enabled period         BUSY       Read operation is enabled in this period:         BUSY       I trained ICI         Had in the I trained in this period:         BUSY       I trained ICI         Had in the I trained ICI         Had in this period:         BUSY         I trained ICI         Had in the I trained ICI |
|      |         | If the counter operation is stopped by setting the STOP input to the H level, read<br>operations are enabled regardless of the BUSY output.<br>A read operation is enabled by microcomputer software regardless of the BUSY<br>output during the counter operation by setting the STOP input to the L level.<br>In this method, read operations are performed two or more times continuously<br>and data that matches twice is used as guaranteed data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

# PERIPHERALS · MSM58321RS = \_\_\_\_\_

| Name              | Pin No. | Description                                                                                                                                                                                                                                                                                                                                              |
|-------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $D_{0S} \sim D_3$ | 4~7     | Data input/output pins. (Bidirectional bus). The output is a open-drain type and 4.7 $k\Omega$ or higher pull-up registers are required utilize these pins as output pins.                                                                                                                                                                               |
| GND               | 8       | Ground pin.                                                                                                                                                                                                                                                                                                                                              |
| ADDRESS<br>WRITE  | 9       | ADDRESS WRITE pin is used to load address information from the D0 – D3<br>I/O bus pins to the ADDRESS LATCH inside the IC; it is activated when it is<br>at the H level. This input is activated by the level, not by the edge. Figure 4 show<br>the relationships between the D0 address input, ADDRESS WRITE input, and<br>ADDRESS LATCH input/output. |
|                   |         | C DIO 010                                                                                                                                                                                                                                                                                                                                                |
|                   |         | IC inside                                                                                                                                                                                                                                                                                                                                                |
|                   |         | A0 Configuration" for the signal names.                                                                                                                                                                                                                                                                                                                  |
|                   |         | LATCH output Figure 4                                                                                                                                                                                                                                                                                                                                    |
|                   |         |                                                                                                                                                                                                                                                                                                                                                          |
|                   |         | the CS1 and CS2 unless the D output of the ADDRESS DECODER inside the IC                                                                                                                                                                                                                                                                                 |
|                   |         | Figure 6 shows the BUSY output time chart.<br>$4.7 \text{ k}\Omega \text{ or more} \qquad 4.7 \text{ k}\Omega \text{ or more} \qquad 900000000000000000000000000000000000$                                                                                                                                                                               |
|                   |         | the CS1 and CS2 unless the D output of the ADDRESS DECODER inside the IC<br>is H (CODE = H-L-H-H) and CS1 = CS2 = WRITE = H.<br>Figure 6 shows the BUSY output time chart.                                                                                                                                                                               |
|                   |         | the CS1 and CS2 unless the D output of the ADDRESS DECODER inside the IC<br>is H (CODE = H-L-H-H) and CS1 = CS2 = WRITE = H.<br>Figure 6 shows the BUSY output time chart.                                                                                                                                                                               |

| Name | Pin No. | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STOP | 11      | The STOP pin is used to input on/off control for a 1 Hz signal. When this pin goes to the H level, 1 Hz signals are inhbited and counting for all digits succeeding the S1 digit is stopped. When this pin goes to the L level, normal operations are performed; the digits are counted up. This STOP input controls stopping digit counting. Writing of external data in digits can be assured by setting the STOP input to the H level to stop counting, then writing sequentially from the low-order digits. |
| TEST | 12      | The TEST pin is used to test this IC; it is normally open or connected to GND. It<br>is recommended to connect it to GND to safeguard against malfunctions from<br>noise.<br>The TEST pulse can be input to the following nine digits:<br>S1, S10, MI10, H1, D1(W), M01, Y1 and Y10<br>When a TEST pulse is input to the D1 digit, the W digit is also counted up<br>simultaneously.<br>Input a TEST pulse as follows:                                                                                          |
|      |         | Set the address to either digit explained above, then input a pulse to the TEST pin<br>while CS1 = CS2 = STOP = H and WRITE = L. The specified and succeeding digits<br>are counted up. (See Figure 7)                                                                                                                                                                                                                                                                                                          |
|      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |         | 0~9 0~6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |         | οι 5ρ * 200 kΩ τΥΡ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|      |         | Figure 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |         | A digit is counted up at the leading edge (changing point from L to H) of a TEST pin input pulse. The pulse condition for TEST pin input at $V_{DD}$ = 5 V ±5% is described in Figure 8 below.                                                                                                                                                                                                                                                                                                                  |
|      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |         | $f = t_H = t_L = f$ $t_H = 10\mu S MIN$                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|      |         | t <sub>L</sub> =10μS MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      |         | Figure 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

#### PERIPHERALS · MSM58321RS = -



3

## **REFERENCE SIGNAL OUTPUT**

| Conditions       | Output<br>pin        | Reference signal<br>frequency | Pulse width | Output logic                     |  |
|------------------|----------------------|-------------------------------|-------------|----------------------------------|--|
| WRITE = L        | Do                   | 1024 Hz                       | 488.3 μs    | Positive logic<br>Negative logic |  |
| READ = H         | D <sub>1</sub>       | 1 Hz                          | 122.1 µs    |                                  |  |
| CS1 = CS2 = H    | $S1 = CS2 = H$ $D_2$ |                               | 122.1 µs    | 122.1 µs Negative logić          |  |
| ADDRESS = E or F | D <sub>3</sub>       | 1/3600 Hz                     | 122.1 µs    | Negative logic                   |  |



### **APPLICATION NOTES**

 $\bullet \quad \mathsf{D}_0 \sim \mathsf{D}_3$ 

READ mode

If CS1 = CS2 = H, WRITE = L, and READ = H, the ANALOG switch is in the OFF state. If data bus D0 is at the H level, the NOR gate output goes to L, N-channel MOSFET goes to OFF, and the D0 pin goes to the H level because it is pulled up to +5 V with the pull-up resistor; if it is at the L level, the NOR gate output goes to the H level, N-channel MOSFET goes to ON, therefore, the D0 pin goes to the L level. In the READ mode, four NAND gates connected to the D0–D3 pins are meaningless.

WRITE mode

If CS1 = CS2 = H, READ = L, and WRITE = H, the output of four NOR gates connected to the data buses goes to the L level and N-channel MOSFET goes to OFF. The ANALOG switch goes to ON and data information from the D0-D3 pins appear at the data buses via the NAND gate, INV gate, and ANALOG switch.

If the WRITE mode, the N-channel MOSFETs connected to the D0-D3 pins are meaningless because they are set OFF.

ADDRESS WRITE mode

If CS1 = CS2 = H, WRITE = READ = L, and ADDRESS WRITE = H, the N-channel MOSFETs connected to the D0-D3 pins and the ANALOG switch connected to the data buses are set OFF. Address information input to the D0-D3 pins is loaded to the ADDRESS LATCH via the NAND gate with an ADDRESS WRITE signal. The output of ADDRESS latch is connected to the input of ADDRESS DECODER; the ADDRESS DECODER output is decided by the ADDRESS LATCH output.

#### WRITE and STOP

Note that the timing relationships between the STOP and WRITE inputs vary by the related digit when counting is stopped by the STOP input to write data. The time ( $t_{SH}$ ) between the STOP input leading edge and WRITE input trailing edge for each digit is limited to the minimum value. (See Figure 11)



 $t_{SHS1} = 1 \ \mu_s, t_{SHS10} = 2 \ \mu_s, t_{SHM11} = 3 \ \mu_s, t_{SHM10} = 4 \ \mu_s, t_{SHH1} = 5 \ \mu_s$  $t_{SHH10} = 6 \ \mu_s, t_{SHD1} = 7 \ \mu_s, t_{SHW} = 7 \ \mu_s, t_{SHD10} = 8 \ \mu_s, t_{SHM01} = 9 \ \mu_s$  $t_{SHM010} = 10 \ \mu_s, t_{SHY1} = 11 \ \mu_s, t_{SHY10} = 12 \ \mu_s.$  If a count operation is continued by setting the STOP input to the level, write operation must be performed, in principle, while the BUSY output is at the H level. While the BUSY output is at the L level, count operations are performed by the digit counters and write operation is inhibited, but there is a marginal period of 244  $\mu$ s from the BUSY output trailing edge. If the BUSY output goes to the L level during a write operation, the write operation is stopped temporarily within 244  $\mu$ s and it is restarted when the BUSY output goes to the H level again. Figure 12 shows a time chart of BUSY output, 1 Hz signal inside the IC, and WRITE, input.



If the WRITE and READ inputs go to the H level simultaneously, the WRITE input has priority.

#### Frequency divider and BUSY circuit reset

If A0-A3 = H+L+H+H is input to ADDRESS DECODER, the DECODER output (D) goes to the H level. If CS1 = CS2 = H and WRITE = H in this state, the 5 poststages in the 15-stage frequency divider and the BUSY circuit are reset.

In this period, the BUSY output remains at the H level and the 1 Hz signal inside the IC remains at the L level, and counting is stopped. If this reset is inactivated while the oscillator operates, the BUSY output goes to the L level after 1000.1221  $\pm$ 31.25 ms and the 1 Hz signal inside the IC goes to the H level after 1000.3663  $\pm$ 31.25 ms. These times are not the same because the first ten stages in the 15-stage frequency divider are not reset. (See Figure 13)



### ■ PERIPHERALS · MSM58321RS ■-

#### Selection of leap year

This IC is designed to select leap year automatically.

Four types of leap years can be selected by writing a select signal in the D2 and D3 bits of the D10 digit (CODE =  $L \cdot L \cdot L \cdot H$ ). (See Table 1 for the functions.)

Gregorian calendar, Japanese Showa, or other calendars can be set arbitrarily in the Y1 and Y2 digits of this IC. There is a leap year every four years and the year number varies according to whether the Gregorian calendar or Showa is used. There are four combinations of year numbers and leap years. (See the Table below).

No. 1: Gregorian calendar year. The remainder obtained by dividing the year number by 4 is 0.

No. 2: Showa year. The remainder obtained by dividing the year number by 4 is 3,

No. 3: The remainder obtained by dividing the year number by 4 is 2.

No. 4: The remainder obtained by dividing the year number by 4 is 1.

| No. 1 Calenda | Calendar  | D10 digit |                                               | Remainder obtained by |                                                           |  |
|---------------|-----------|-----------|-----------------------------------------------|-----------------------|-----------------------------------------------------------|--|
| NO. J         | Calendar  | D2        | D2 D3 dividing the year number by 4 Leap year |                       | Leap years (examples)                                     |  |
| 1             | Gregorian | L         | L                                             | 0                     | 1980, 1984, 1988, 1992,<br>1996, 2000, 2004               |  |
| 2             | Showa     | н         | L                                             | 3                     | (83) (87) (91) (95) (99)<br>55, 59, 63, 67, 71,<br>75, 79 |  |
| 3             |           | L         | н                                             | 2                     | 82, 86, 90, 94, 98,<br>102, 106                           |  |
| 4             |           | н         | н                                             | 1                     | 81, 85, 89, 93, 97,<br>101,105                            |  |

#### APPLICATION CIRCUIT - POWER SUPPLY CIRCUIT

Open or ground unused pins (pins other than the XT, XT, D0-D3, and BUSY pins).



Note: Use the same diodes for D1 and D2 to reduce the level difference between +5V and VDD of the MSM58321RS.