# **OKI** semiconductor

# MSM80C35/48 MSM80C39/49 MSM80C40/50

# **CMOS 8-BIT SINGLE CHIP MICROCONTROLLER**

# **GENERAL DESCRIPTION**

The OKI MSM80C48/MSM80C49/MSM80C50 microcontroller is a low-power, high-performance 8-bit single chip device implemented in silicon gate complementary metal oxide semiconductor technology. Integrated within these chips are 8K/16K/32K bits of mask program ROM, 512/1024/2048 bits of data RAM, 27 I/O lines, built-in 8 bit timer/counter, and oscillator. Program memory and data paths are byte wide. Eleven new instructions have been added to the NMOS version's instruction set, thereby optimizing power down, port data transfer, decrement and port float functions.

Available in 40-pin plastic DIP (RS) or 44-pin plastic flat packages (GSK).

# FEATURES

- Lower power consumption enabled by CMOS silicon gate process
- Completely static operation
- Improved power-down feature
- Minimum instruction cycle  $1.36 \ \mu s$  (11MHz) @ V<sub>CC</sub> = +5V ±10% 11 MHz version of MSM80C40/50 (6 MHz < XTAL1.2 < 11 MHz) is under development.
- Every signal input terminal is provided with a Schmitt circuit, except XTAL1 Pin.
- Every signal output terminal is capable of driving a standard TTL, except XTAL2 Pin.
- 111 instructions
- All instructions are usable even during execution of external ROM instructions.
- Operation facility Addition, logical operations, and decimal adjust
- Program memory (ROM) :  $1K \times 8$  bits
  - : 1K × 8 bits (MSM80C48) : 2K × 8 bits (MSM80C49) : 4K × 8 bits (MSM80C50)
- Data memory (RAM)
- (MSM80C50) : 64 × 8 bits (MSM80C48) : 128 × 8 bits (MSM80C49) : 256 × 8 bits (MSM80C50)

- Two sets of working registers
- External and timer interrupts
- Two test inputs
- Built-in 8-bit timer counter
- Extendable external memory and I/O ports
- Input/output ports : Input/output ports
  - -8 bits imes 2
  - : Data bus input/output -8 bits  $\times 1$
- Single-step execution function
- Every signal input terminal is provided with a Schmitt circuit, except XTAL 2 Pin
- Every signal output terminal is capable of driving a standard TTL, except X'tal 2 Pin.
- Wide range of operating voltage, from +2.5V to +6V of V<sub>CC</sub>.
- High noise margin action
- Two kinds of package; 40-pin plastic DIP and 44-pin plastic flat package
- Compatible with Intel's 8048, 8049 and 8050

#### FUNCTIONAL BLOCK DIAGRAM



#### **PIN CONFIGURATION**



# **PIN DESCRIPTION**

| Designation                             | Input/Output | Function                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P1o~P17<br>(PORT 1)                     | Input/Output | 8-bit quasi-bidirectional port                                                                                                                                                                                                                                                                                                                                                                                                  |
| P20~P27<br>(PORT 2)                     | Input/Output | 8-bit quasi-bidirectional port<br>The high-order four bits of external program memory addresses can be<br>output from P20-P23, to which the I/O expander MSM82C43RS may also<br>be connected.                                                                                                                                                                                                                                   |
| DB₀ ~ DB7<br>(BUS)                      | Input/Output | Bidirectional port<br>The low-order eight bits of external program memory address can be<br>output from this port, and the addressed instruction is fetched under the<br>control of PSEN signal. Also, the external data memory address is output, an<br>data is read and written synchronously using RD and WR signals.<br>The port can also serve as either a statically latched output port or a<br>non-latching input port. |
| TO<br>(Test 0)                          | Input/Output | The input can be tested with the conditional jump instructions JTO and JNTO. The execution of the ENTO CLK instruction causes a clock output to be generated.                                                                                                                                                                                                                                                                   |
| T1                                      | Input        | The input can be tested with the conditional jump instructions JT1 and JNT1. The execution of a STRT CNT instruction causes an internal counter input to be activated.                                                                                                                                                                                                                                                          |
| INT<br>(Interrupt)                      | Input        | Interrupt input. If interrupt is enabled, INT input initiates an interrupt.<br>Interrupt is disabled after a reset.<br>Also testable with a JNI instruction. Can be used to terminate the<br>power-down mode. (Active "0" level)                                                                                                                                                                                                |
| RD<br>(Read)                            | Output       | A signal to read data from external data memory. (Active "0" level)                                                                                                                                                                                                                                                                                                                                                             |
| WR<br>(Write)                           |              | A signal to write data to external data memory. (Active "O" level)                                                                                                                                                                                                                                                                                                                                                              |
| ALE<br>Address &<br>Data Latch<br>Clock |              | This signal is generated in each cycle. It may be used as a clock output.<br>External data memory or external program memory is addressed upon the<br>falling edge. For the external ROM, this signal is used to latch the bus port<br>data upon the ALE signal rise-up after the execution of the OUTL BUS, A<br>instruction.                                                                                                  |
| PSEN<br>Program<br>Store Enable         | Output       | A signal to fetch an instruction from external program memory<br>(Active "O" level)                                                                                                                                                                                                                                                                                                                                             |
| RESET                                   | Output       | (RESET) input initialize the processor. (Active "0" level)<br>Used to terminate the power-down mode.                                                                                                                                                                                                                                                                                                                            |
| SS<br>(Single Step)                     | Output       | A program is executed step by step. This pin can also be used to control internal oscillation when the power-down mode is reset. (Active "0" level)                                                                                                                                                                                                                                                                             |
| EA<br>(External Access)                 | Input        | When held at high level, all instructions are fetched from external memory.<br>(Active "1" level)                                                                                                                                                                                                                                                                                                                               |
| PROG<br>(Expander Strobe)               | Output       | This output strobes the MSM82C43RS I/O expander.                                                                                                                                                                                                                                                                                                                                                                                |

# PIN DESCRIPTION (CONT.)

| Designation           | Input/Output | Function                                                                                                                        |
|-----------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------|
| XTAL 1<br>(Crystal 1) | Input        | One side of the crystal input for the internal oscillator. An external source can also be input.                                |
| XTAL 2<br>(Crystal 2) | Output       | Other side of Crystal input for internal oscillator.                                                                            |
| Vcc                   | -            | Power supply terminal                                                                                                           |
| V <sub>DD</sub>       | -            | Standby control input. Normally, "1" level. When set to "0" level, oscillation is stopped and processor goes into standby mode. |
| VSS                   | -            | GND                                                                                                                             |

Note: The required RESET pulse duration is at least two machine cycles under the condition that the power supply and the oscillator have been stabilized.

#### ADDED FUNCTIONS OF MSM80C48, MSM80C49 AND MSM80C50

The MSM80C48, MSM80C49 and MSM80C50 basically incorporate the capabilities of Intel's 8048, 8049, and 8050 plus the following new functions:

#### 1. Power-Down Mode Enhancements

#### 1.1 Power-down by software

- (1) Clock (See item 4, "Power-down mode", for details.)
  - a. Crystal-controlled oscillator halt (HLTS instruction)
    - Power requirements can be minimized.
  - b. Clock supply halt (HALT instruction) Restart is accomplished without oscillator wait.
- (2) I/O ports (See Table 4-1 and 4-2 for details.)

I/O port floating instructions Power consumption resulting from inputs/ outputs can be minimized with FLT and FLTT instructions.

Port floating is cancelled by executing FRES instruction, "0" level at INT pin or "0" level at RESET pin.

- (3) Six types of power-down can be done by a combination of HLTS/HALT and FLT/FLTT instructions.
- 1.2 Power-down by hardware (See 4.3, Power-down mode by VDD pin utilization for details.)

Crystal-controlled oscillators can be halted by controlling the  $V_{DD}$  terminal, thereby floating all I/O ports for minimum power consumption.

#### 2. Additional Instructions (11)

| HLTS      | MOV A, P2      |
|-----------|----------------|
| HALT      | MOV P1, @ R3   |
| FLT       | MOVP1 P, @ R3  |
| FLTT      | DEC @ Rr       |
| FRES      | DJNZ @ R, addr |
| MOV A, P1 |                |

# 3. Improved Uses of BUS $P_0 \sim 7$ , $P1_0 \sim 7$ , $P2_0 \sim 7$ , and SS terminals

#### 3.1 BUS Po~7

The MSM80C48, MSM80C49, and MSM80C50 remove the limitation on the use of OUTL BUS, A instructions during the external ROM access mode by having an independent data latch and external ROM mode address latch in BUS  $P_0 \sim \tau$ .

Consequently, there is no need to relocate bus port instructions when in the external ROM access mode.

#### 3.2 P1 0 ~ 7 and P2 0 ~ 7

The MSM80C48, MSM80C49 and MSM80C50 are designed to minimize power consumption when P10  $\sim$  7 and P20  $\sim$  7 are used as input/output ports, to maximize the performance of CMOS.

When these ports are used as output ports, the acceleration circuit is actuated only when output data changes from "0" to "1", thus speeding up the rise time of the output signals.

When these ports are used as input ports, the internal pullup resistance becomes approximately 9 k $\Omega$  when input data is "1".

The internal pullup resistance rises to approximately 100 k $\Omega$  when input data is "0". Thus, a high noise margin can be obtained by selecting the impedance and thus the outflow of current is minimized whenever these ports are used as output or input ports.

# 3.3 Clock generation control via the SS terminal

When the crystal-controlled oscillator is halted in the HLTS or hardware power-down mode, the SS terminal is pulled down by a resistor of 20-50 k $\Omega$ , while its internal pullup resistor of 200-500 k $\Omega$  is isolated from V<sub>CC</sub>. When the power-down mode is cancelled, the internal resistor of the SS terminal is changed from pull-down to pullup. Consequently, the CPU can be halted for any period of time until the crystal-controlled oscillator resumes normal oscillation when a capacitor is connected to the SS terminal.

#### 4. Power-Down Mode

The MSM80C48, MSM80C49, and MSM80C50 power-down mode can be enabled in 2 different ways-through software by a combination of clock control and port floating instructions, and through hardware by control of the V<sub>DD</sub> pin.

#### 4.1 Software power-down mode

Power-down mode can be done by a combination of the following instructions.

(1) HALT (clock supply halt to control circuit)

|       | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
|-------|---|---|---|---|---|---|---|---|
| code: |   |   |   |   |   |   |   |   |

Description: Although crystal-controlled oscillator operation is continued, the clock supply to the CPU control circuit is halted and CPU operations suspended. When cancelling this software mode, restart is accomplished without oscillator wait. Timing charts are outlined in Figs. 4-1 and 4-2.

(2) HLTS (oscillation stop)

Instruction code:

0 0 0 0 0 1 1 0

Description: The oscillator operation is halted and CPU operations suspended. in cancelling this power down mode, connecting a capacitor to the SS pin enables a reasonable wait period to be accomplished before normal operation is resumed. [Except in the case of using the RESET pinl

Timing charts are outlined in Figs. 4-3 and 4-4.

(3) FLT (floating P10  $\sim$  7, P20  $\sim$  7, and BP0  $\sim$  7)

| Instruction | 1 | 0 | 1 | 0 | , 0 | 0 | 1 | 0 |
|-------------|---|---|---|---|-----|---|---|---|
| code:       |   |   |   |   | -   |   |   |   |

Description:

|    | Internal ROM<br>mode | External ROM mode                                 |
|----|----------------------|---------------------------------------------------|
| P1 | Floating             | Floating                                          |
| P2 | Floating             | $P2_0 \sim 3$ operation<br>$P2_4 \sim 7$ floating |
| BP | Floating             | Operation                                         |

Details of IC pin status as a result of executing the FLT instruction are shown in Table 4-1.

(4) FLTT (floating of all output pins)

| Instruction | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 |   |
|-------------|---|---|---|---|---|---|---|---|---|
| code:       |   |   |   | - |   |   |   |   | • |

Description:

|        | Internal ROM<br>mode | External ROM mode                               |
|--------|----------------------|-------------------------------------------------|
| ALE    | Floating             | Operation                                       |
| PSEN   | Floating             | Operation                                       |
| PROG   | Floating             | Floating                                        |
| WR     | Floating             | Floating                                        |
| RD     | Floating             | Floating                                        |
| TO OUT | Floating             | Floating                                        |
| P1     | Floating             | Floating                                        |
| P2     | Floating             | P20 $\sim$ 3 operation<br>P24 $\sim$ 7 floating |
| BP     | Floating             | Operation                                       |
| XTAL   | Operation            | Operation                                       |

Details of IC pin status as a result of executing the FLTT instruction are shown in Table 4-2.

- Example 1: Power-down mode accomplished by stopping oscillation. Setting by execution of HLTS [82H] instruction.
- Example 2: Power-down mode accomplished by stopping the clock supply to the CPU control circuit.
  - O Setting by execution of HALT [01H] instruction.
- Example 3: Power-down mode by floating of P10  $\sim$  7, P20  $\sim$  7 and BP0  $\sim$ 7, and subsequent stopping of CPU oscillation.

- O Setting by first executing the FLT[A2H] instruction and then the HLTS[82H] instruction.
- Example 4: Power-down mode by floating  $P1_0 \sim 7$ ,  $P2_0 \sim 7$  and  $BP_0 \sim 7$ . and then stopping the clock supply to the CPU control circuit.
  - Setting by first executing the FLT[A2H] instruction, and then the HALT[01H] instruction.
- Example 5: Power-down mode by floating all output pins, followed by stopping oscillation.
  - Setting by first executing the FLTT[C2H] instruction followed by execution of the HLTS[82H] instruction.
- Example 6: Power-down mode by floating all output pins, followed by stopping of the clock supply to the CPU control circuit.
  - O Setting by first executing the FLTT[C2H] instruction. followed by execution of the HALT[01H] instruction.

#### 4.2 Cancellation of software power-down mode

The power-down mode status outlined above in examples 1 to 6 can be cancelled by using either the interrupt pin or the RESET pin.

- (1) Use of the INT pin during external interrupt enabled mode (i.e. following execution of EN I instruction).
  - O The clock generator is activated and the CPU started up when a "0" level is ap-plied to the INT pin. If this "0" level is maintained until at least 2 ALE output signals occur, an external interrupt is generated, and execution proceeds from address 3. If, however, the power-down mode has been done during the interrupt processing routine, execution is resumed just after the power-down instruction.
- (2) Use of the INT pin during external interrupt disabled mode (i.e. following execution of DIS I instruction or hardware reset)
  - O The clock generator is activated and the CPU started up when a "0" level is ap-plied to the INT pin. If this "0" level is maintained until at least 2 ALE output signals occur, execution is resumed just after the power-down instruction. Use of the RESET pin
- (3)
  - O The clock generator is activated and the CPU started up when a "0" level is applied to the RESET pin. If this "0" level is maintained until at least 2 ALE output signals occur, the CPU is reset and execution proceeds from address 0. In case cancellation is done in oscillation stop mode, the "0" level must be input to the RESET PIN until oscillation is stabilized.

| Pin No. | Pin Name        | Internal ROM                    | External ROM        |
|---------|-----------------|---------------------------------|---------------------|
| 1P      | TO              | Active                          | Active              |
| 2P      | XTAL1           | Active                          | Active              |
| 3P      | XTAL2           | Active                          | Active              |
| 4P      | RESET           | Active                          | Active              |
| 5P      | SS              | $200\sim$ 500 k $\Omega$ pullup | 200 ~ 500 kΩ pullup |
| 6P      | INT             | Active                          | Active              |
| 7P      | EA              | Active                          | Active              |
| 8P      | RD              | Active                          | Active              |
| 9P      | PSEN            | Active                          | Active              |
| 10P     | WR              | Active                          | Active              |
| 11P     | ALE             | Active                          | Active              |
| 12P     | DBO             | Floating                        | Active              |
| 13P     | DB1             | Floating                        | Active              |
| 14P     | DB2             | Floating                        | Active              |
| 15P     | DB3             | Floating                        | Active              |
| 16P     | DB4             | Floating                        | Active              |
| 17P     | DB5             | Floating                        | Active              |
| 18P     | DB6             | Floating                        | Active              |
| 19P     | DB7             | Floating                        | Active              |
| 20P     | V <sub>SS</sub> | 0 [V]                           | 0 [V]               |
| 21P     | P20             | Floating                        | Active              |
| 22P     | P21             | Floating                        | Active              |
| 23P     | P22             | Floating                        | Active              |
| 24P     | P23             | Floating                        | Active              |
| 25P     | PROG            | Active                          | Active              |
| 26P     | VDD             | "1" level                       | "1" level           |
| 27P     | P10             | Floating                        | Floating            |
| 28P     | P11             | Floating                        | Floating            |
| 29P     | P12             | Floating                        | Floating            |
| 30P     | P13             | Floating                        | Floating            |
| 31P     | P14             | Floating                        | Floating            |
| 32P     | P15             | Floating                        | Floating            |
| 33P     | P16             | Floating                        | Floating            |
| 34P     | P17             | Floating                        | Floating            |
| 35P     | P24             | Floating                        | Floating            |
| 36P     | P25             | Floating                        | Floating            |
| 37P     | P26             | Floating                        | Floating            |
| 38P     | P27             | Floating                        | Floating            |
| 39P     | T1              | Active                          | Active              |
| 40P     | V <sub>CC</sub> | +2 to +6 [V]                    | +2 to +6 [V]        |

Table 4-1 Details of Pin Status Following Execution of FLT Instruction

Note: The FLT mode itself is reset by executing the FRES instruction, or supplying "0" level to INT or RESET pin.

| Pin No. | Pin Name        | Internal ROM                 | External ROM                 |
|---------|-----------------|------------------------------|------------------------------|
| 1P      | то              | Floating if output enabled   | Floating if output enabled   |
| 2P      | XTAL1           | Active                       | Active                       |
| 3P      | XTAL2           | Active                       | Active                       |
| 4P      | RESET           | Active                       | Active                       |
| 5P      | SS              | 200 to 500 k $\Omega$ pullup | 200 to 500 k $\Omega$ pullup |
| 6P      | ĪNT             | Active                       | Active                       |
| 7P      | EA              | Active                       | Active                       |
| 8P      | RD              | Floating                     | Floating                     |
| 9P      | PSEN            | Floating                     | Active                       |
| 10P     | WR              | Floating                     | Floating                     |
| 11P     | ALE             | Floating                     | Active                       |
| 12P     | DB0             | Floating                     | Active                       |
| 13P     | DB1             | Floating                     | Active                       |
| 14P     | DB2             | Floating                     | Active                       |
| 15P     | DB3             | Floating                     | Active                       |
| 16P     | DB4             | Floating                     | Active                       |
| 17P     | DB5             | Floating                     | Active                       |
| 18P     | DB6             | Floating                     | Active                       |
| 19P     | DB7             | Floating                     | Active                       |
| 20P     | VSS             | 0 [V]                        | 0 [V]                        |
| 21P     | P20             | Floating                     | Active                       |
| 22P     | P21             | Floating                     | Active                       |
| 23P     | P22             | Floating                     | Active                       |
| 24P     | P23             | Floating                     | Active                       |
| 25P     | PROG            | Floating                     | Floating                     |
| 26P     | V <sub>DD</sub> | "1" level                    | "1" level                    |
| 27P     | P10             | Floating                     | Floating                     |
| 28P     | P11             | Floating                     | Floating                     |
| 29P     | P12             | Floating                     | Floating                     |
| 30P     | P13             | Floating                     | Floating                     |
| 31P     | P14             | Floating                     | Floating                     |
| 32P     | P15             | Floating                     | Floating                     |
| 33P     | P16             | Floating                     | Floating                     |
| 34P     | P17             | Floating                     | Floating                     |
| 35P     | P24             | Floating                     | Floating                     |
| 36P     | P25             | Floating                     | Floating                     |
| 37P     | P26             | Floating                     | Floating                     |
| 38P     | P27             | Floating                     | Floating                     |
| 39P     | T1              | Active                       | Active                       |
| 40P     | Vcc             | +2.5 to +6 [V]               | +2.5 to +6 [V]               |

#### Table 4-2 Details of Pin Status Following Execution of FLTT Instruction

Note: The FLTT mode itself is reset by executing the FRES instruction, or supplying "0" level to INT or RESET pin.

MSM80C35/48, 80C39/49, 80C40/50







Fig. 4-2 HALT [01H] Instruction Execution Timing Chart







Fig. 4-4 HLTS [82H] Instruction Execution Timing Chart

#### 4.3 Hardware power-down mode

In the MSM80C48, MSM80C49 and MSM80C50, forcing the level at the  $V_{DD}$  pin [pin 26] to a "0" during either external ROM or internal ROM mode results in suspension of the oscillator function and subsequent floating (high impedance) of all the I/O pins except the RESET, SS and XTAL 1/2 pins. The CPU is thereby stopped while maintaining internal status. Details of the IC pin status at this time are outlined in Table 4-3.

# 4.4 Cancellation of hardware power-down mode

- (1) Use of RESET pin
- The clock generator is activated and the CPU started up when a "1" level is applied to the V<sub>DD</sub> pin while a "0" level is input to the RESET pin. If this "0" level is kept applied to the RESET pin until oscillation become stable, the CPU will be reset and will start executing from address 0. The timing chart is outlined in Fig. 4-5.
- (2) Use of the INT pin during external interrupt enabled status (i.e. following execution of EN I instruction)
  - The clock generator is activated and the CPU started up when a "1" level is applied to the VDD pin while a "0" level is applied to the INT pin.

If this "0" level is maintained until at least 2 ALE output signals occur, an external interrupt is generated, and execution starts from address 3.

However, if the power-down mode is started during an interrupt processing routine, execution will be continued on the next instruction after the present instruction. The timing chart is outlined in Fig. 4-6.

- (3) Use of the INT pin during external interrupt disabled mode (i.e. following execution of DIS I instruction or hardware reset)
- O The clock generator is activated and the CPU started up when a "1" level is applied to the VDD pin while a "0" level is applied to the INT pin. If this "0" level is maintained until at least 2 ALE output signals occur, execution is continued on the next instruction after the present instruction. The timing chart is outlined in Fig. 4-6.
- (4) Use of V<sub>DD</sub> pin only
  - The clock generator is activated and the CPU started up when a "1" level is applied to the V<sub>DD</sub> pin while a "1" level is also applied to both the RESET and INT pins. In this case, execution is resumed from the stopped position. The timing chart is outlined in Fig. 4-7.

| Pin No. | Pin Name        | Normal Operation<br>(V <sub>DD</sub> = "1" level) | Power Down Mode<br>(V <sub>DD</sub> = "0" level) |
|---------|-----------------|---------------------------------------------------|--------------------------------------------------|
| 1P      | TO              | Active                                            | Floating if output enabled                       |
| 2P      | XTAL1           | Active                                            | Active                                           |
| ЗP      | XTAL2           | Active                                            | Active                                           |
| 4P      | RESET           | Active                                            | Active                                           |
| 5P      | SS              | 200 to 500 k $\Omega$ pullup                      | 20 to 50 kΩ pulldown                             |
| 6P      | INT             | Active                                            | Active                                           |
| 7P      | EA              | Active                                            | Active                                           |
| 8P      | RD              | Active                                            | Floating                                         |
| 9P      | PSEN            | Active                                            | Floating                                         |
| 10P     | WR              | Active                                            | Floating                                         |
| 11P     | ALE             | Active                                            | Floating                                         |
| 12P     | DBO             | Active                                            | Floating                                         |
| 13P     | DB1             | Active                                            | Floating                                         |
| 14P     | DB2             | Active                                            | Floating                                         |
| 15P     | DB3             | Active                                            | Floating                                         |
| 16P     | DB4             | Active                                            | Floating                                         |
| 17P     | DB5             | Active                                            | Floating                                         |
| 18P     | DB6             | Active                                            | Floating                                         |
| 19P     | DB7             | Active                                            | Floating                                         |
| 20P     | V <sub>SS</sub> | 0 [V]                                             | 0 [V]                                            |
| 21P     | P20             | Active                                            | Floating                                         |
| 22P     | P21             | Active                                            | Floating                                         |
| 23P     | P22             | Active                                            | Floating                                         |
| 24P     | P23             | Active                                            | Floating                                         |
| 25P     | PROG            | Active                                            | Floating                                         |
| 26P     | V <sub>DD</sub> | "1" level                                         | "0" level                                        |
| 27P     | P10             | Active                                            | Floating                                         |
| 28P     | P11             | Active                                            | Floating                                         |
| 29P     | P12             | Active                                            | Floating                                         |
| 30P     | P13             | Active                                            | Floating                                         |
| 31P     | P14             | Active                                            | Floating                                         |
| 32P     | P15             | Active                                            | Floating                                         |
| 33P     | P16             | Active                                            | Floating                                         |
| 34P     | P17             | Active                                            | Floating                                         |
| 35P     | P24             | Active                                            | Floating                                         |
| 36P     | P25             | Active                                            | Floating                                         |
| 37P     | P26             | Active                                            | Floating                                         |
| 38P     | P27             | Active                                            | Floating                                         |
| 39P     | T1              | Active                                            | Active                                           |
| 40P     | Vcc             | +2 to +6 [V]                                      | +2 to +6 [V]                                     |

#### Table 4-3 Details of Pin Status during Hardware Power-Down Mode

#### MSM80C35/48, 80C39/49, 80C40/50



Fig. 4-5 Hardware Power-Down Mode Timing Chart



Fig. 4-6 Hardware Power-Down Mode Timing Chart



Fig. 4-7 Hardware Power-Down Mode Timing Chart

# MSM80C48/MSM80C49/MSM80C50 INSTRUCTION TABLE

# **EXPLANATION OF INSTRUCTION SYMBOLS**

Symbols are listed below.

| Α      | : Accumulator                      |                                           |          |
|--------|------------------------------------|-------------------------------------------|----------|
| AC     | : Auxiliary carry                  | PC : Program counter                      |          |
| addr   | : 12-bit program memory address or | Pp : Port indicator ( $p = 4 \sim 7$ )    |          |
|        | its part                           | PSW : Program status word                 |          |
| Bb     | : Bit indicator (b = 0 $\sim$ 7)   | Rr : Resister indicator (r = $0 \sim 7$ ) |          |
| BS     | : Bank switch                      | SP : Stack pointer                        |          |
| BUS    | : BUS PORT                         | T : Timer                                 |          |
| С      | : Carry                            | TF : Timer flag                           |          |
| CLK    | : Clock                            | T0, T1 : Test pins T0 and T1              |          |
| CNT    | : Counter                          | X : External RAM                          |          |
| D      | : 4-bit data                       | # : Symbol denoting immediate data        |          |
| data   | : 8-bit numerical value            | @ : Symbol denoting indirect address      | ;        |
| DBF    | : Memory data bank flip-flop       | (X) : Denotes contents of X               |          |
| F0, F1 | : F0 flag and F1 flag              | ((X)) : Denotes contents addressed by X   | <b>(</b> |
| 1      | : Interrupt                        | Transference                              |          |
|        |                                    |                                           |          |

### LIST OF INSTRUCTIONS

| Classi-                            | Mnemonic      |         |         | Inst    | ructi   | on C    | ode        |            |         | Hexa-        | <b>B</b> uto | Cycle | Description                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------|---------------|---------|---------|---------|---------|---------|------------|------------|---------|--------------|--------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| fication                           | Milemonic     | D7      | D٥      | D٥      | D₄      | D٥      | D2         | D١         | D٥      | decimal      | Dyte         | Cycle | Description                                                                                                                                                                                                                                                                                                                                                         |
|                                    | ADD A, Rr     | 0       | 1       | 1       | 0       | 1       | <b>F</b> 2 | <b>F</b> 1 | ro      | 68 ~ 6F      | 1            | 1     | (AC), (C), (A) ← (A) + (Rr)                                                                                                                                                                                                                                                                                                                                         |
|                                    | ADD A, @Rr    | 0       | 1       | 1       | 0       | 0       | 0          | 0          | ro      | 60~61        | 1            | 1     | (AC), (C), (A) ← (A) + ((Rr))                                                                                                                                                                                                                                                                                                                                       |
|                                    | ADD A, #data  | 0<br>d7 | 0<br>de | 0<br>ds | 0<br>d₄ | 0<br>d₃ | 0<br>d₂    | 1<br>d1    | 1<br>do | 03<br>Byte 2 | 2            | 2     | (AC), (C), (A) ← (A) + data                                                                                                                                                                                                                                                                                                                                         |
|                                    | ADDC A, Rr    | 0       | 1       | 1       | 1       | 1       | Γ2         | r,         | ro      | 78~7F        | 1            | 1     | $(AC), (C), (A) \leftarrow (A) + (Rr) + (C)$                                                                                                                                                                                                                                                                                                                        |
|                                    | ADDC A, @Rr   | 0       | 1       | 1       | 1       | 0       | 0          | 0          | ro      | 70~71        | 1            | 1     | $(AC), (C), (A) \leftarrow (A) + ((Rr)) + (C)$                                                                                                                                                                                                                                                                                                                      |
|                                    | ADDC A, #data | 0<br>d7 | 0<br>de | 0<br>ds | 1<br>d₄ | 0<br>d₃ | 0<br>d2    | 1<br>d1    | 1<br>do | 13<br>Byte 2 | 2            | 2     | (AC), (C), (A) - (A) + data + (C)                                                                                                                                                                                                                                                                                                                                   |
|                                    | ANL A, Rr     | 0       | 1       | 0       | 1       | 1       | ۲2         | r,         | ro      | 58~5F        | 1            | 1     | (A) (A) AND (Rr)                                                                                                                                                                                                                                                                                                                                                    |
| s                                  | ANL A, @Rr    | 0       | 1       | 0       | 1       | 0       | 0          | 0          | ro      | 50~51        | 1            | 1     | (A) ← (A) AND ((Rr))                                                                                                                                                                                                                                                                                                                                                |
| Accumulator operation instructions | ANL A, #data  | 0<br>d7 | 1<br>de | 0<br>ds | 1<br>d₄ | 0<br>d3 | 0<br>d2    | 1<br>d1    | 1<br>do | 53<br>Byte 2 | 2            | 2     | (A) ← (A) AND data                                                                                                                                                                                                                                                                                                                                                  |
|                                    | ORL A, Rr     | 0       | 1       | 0       | 0       | 1       | r2         | <b>F</b> 1 | ro      | 48~4F        | 1            | 1     | (A) ← (A) OR (Rr)                                                                                                                                                                                                                                                                                                                                                   |
| atio                               | ORL A, @Rr    | 0       | 1       | 0       | 0       | 0       | 0          | 0          | ro      | 40~41        | 1            | 1     | (A) ← (A) OR ((Rr))                                                                                                                                                                                                                                                                                                                                                 |
| or oper                            | ORL A, #data  | 0<br>d7 | 1<br>de | 0<br>ds | 0<br>d₄ | 0<br>d3 | 0<br>d2    | 1<br>d1    | 1<br>do | 43<br>Byte 2 | 2            | 2     | (A) ← (A) OR data                                                                                                                                                                                                                                                                                                                                                   |
| ulat                               | XRLA, Rr      | 1       | 1       | 0       | 1       | 1       | <b>F</b> 2 | ٢ı         | ro      | D8~DF        | 1            | 1     | (A) ← (A) XOR (Rr)                                                                                                                                                                                                                                                                                                                                                  |
| E C L M                            | XRLA, @Rr     | 1       | 1       | 0       | 1       | 0       | 0          | 0          | ro      | D0~D1        | 1            | 1     | (A) ← (A) XOR ((Rr))                                                                                                                                                                                                                                                                                                                                                |
| Ac                                 | XRL A, #data  | 1<br>d7 | 1<br>de | 0<br>ds | 1<br>d4 | 0<br>d3 | 0<br>d2    | 1<br>d1    | 1<br>d₀ | D3<br>Byte 2 | 2            | 2     | (A) — (A) XOR data                                                                                                                                                                                                                                                                                                                                                  |
|                                    | INC A         | 0       | 0       | 0       | 1       | 0       | 1          | 1          | 1       | 17           | 1            | 1     | (A) (A) + 1                                                                                                                                                                                                                                                                                                                                                         |
|                                    | DEC A         | 0       | 0       | 0       | 0       | 0       | 1          | 1          | 1       | 07           | 1            | 1     | (A) ← (A) – 1                                                                                                                                                                                                                                                                                                                                                       |
|                                    | CLRA          | 0       | 0       | 1       | 0       | 0       | 1          | 1          | 1       | 27           | 1            | 1     | (A) ← 0                                                                                                                                                                                                                                                                                                                                                             |
|                                    | CPL A         | 0       | 0       | 1       | 1       | 0       | 1          | 1          | 1       | 37           | 1            | 1     | (A) ← (Ā)                                                                                                                                                                                                                                                                                                                                                           |
|                                    | DA A          | 0       | 1       | 0       | 1       | 0       | 1          | 1          | 1       | 57           | 1            | 1     | Add 6 to bits 0 $\sim$ 3 when contents of accumulator bits 0 $\sim$ 3 exceed 9 or when auxiliary carry (AC) is 1. Then add 6 to bits 4 $\sim$ 7 when the result of adding the carry from the lower 0 $\sim$ 3 exceeds 9, or when carry (C) is 1. Set 1 in the carry flag if an overflow is generated in the end result, or when the carry prior to adjustment is 1. |

# LIST OF INSTRUCTIONS (CONT.)

| Classi-                               |                | Γ          |         | Inst    | ructi   | on C    | ode     |            |         | Hexa-          |      |       |                                                                                                                                                                                 |
|---------------------------------------|----------------|------------|---------|---------|---------|---------|---------|------------|---------|----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| fication                              | Mnemonic       | D7         | De      | Ds      | D₄      | D₃      | D₂      | D۱         | D٥      | decimal        | Byte | Cycle | Description                                                                                                                                                                     |
|                                       | SWAP A         | 0          | 1       | 0       | 0       | 0       | 1       | 1          | 1       | 47             | 1    | 1     | (A₄~7) ≒ (Ao~3)                                                                                                                                                                 |
| Istructions                           | RLA            | 1          | 1       | 1       | 0       | 0       | 1       | 1          | 1       | E7             | 1    | 1     | A <sub>7</sub> A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> A <sub>0</sub><br>Rotate accumulator contents to the<br>left by 1 bit. |
| Accumulator operation instructions    | RLCA           | 1          | 1       | 1       | 1       | 0       | 1       | 1          | 1       | F7             | 1    | 1     | $-C = A_7 A_6 A_5 A_4 A_3 A_2 A_1 A_0$<br>Rotate accumulator contents with carry to the left by 1 bit.                                                                          |
| cumulator                             | RR A           | o          | 1       | 1       | 1       | 0       | 1       | 1          | 1       | 77             | 1    | 1     | $\begin{array}{c c} A_7 & A_6 & A_5 & A_4 & A_3 & A_2 & A_1 & A_0 \\ \hline \\ $                |
| ¥                                     | RRC A          | 0          | 1       | 1       | 0       | 0       | 1       | 1          | 1       | 67             | 1    | 1     | $ \begin{array}{c} \hline C \hline A_7 A_6 A_5 A_4 A_3 A_2 A_1 A_0 \\ \hline \end{array} \\ \hline \\$    |
|                                       | IN A, P1       | 0          | 0       | 0       | 0       | 1       | 0       | 0          | 1       | 09             | 1    | 2     | (A) ←(P1)                                                                                                                                                                       |
|                                       | IN A, P2       | 0          | 0       | 0       | 0       | 1       | 0       | 1          | 0       | 0A             | 1    | 2     | (A) ← (P2)                                                                                                                                                                      |
|                                       | OUTL P1, A     | 0          | 0       | 1       | 1       | 1       | 0       | 0          | 1       | 39             | 1    | 2     | (P1) ← (A)                                                                                                                                                                      |
|                                       | OUTL P2, A     | 0          | 0       | 1       | 1       | 1       | 0       | 1          | 0       | ЗА             | 1    | 2     | (P2) ← (A)                                                                                                                                                                      |
|                                       | ANL P1, #data  | 1<br>d7    | 0<br>de | 0<br>ds | 1<br>d4 | 1<br>da | 0<br>d2 | 0<br>d1    | 1<br>do | 99<br>Byte 2   | 2    | 2     | (P1) ← (P1) AND data                                                                                                                                                            |
|                                       | ANL P2, #data  | 1<br>d7    | 0<br>de | 0<br>ds | 1<br>d4 | 1<br>d3 | 0<br>d2 | 1<br>d1    | 0<br>d₀ | 9A<br>Byte 2   | 2    | 2     | (P2) ← (P2) AND data                                                                                                                                                            |
| SUC                                   | ORL P1, #data  | 1<br>d7    | 0<br>de | 0<br>ds | 0<br>d₄ | 1<br>d₃ | 0<br>d2 | 0<br>d1    | 1<br>do | 89<br>Byte 2   | 2    | 2     | (P1) ← (P1) OR data                                                                                                                                                             |
| Input/output instructions             | ORL P2, #data  | 1<br>d7    | 0<br>de | 0<br>ds | 0<br>d₄ | 1<br>d₃ | 0<br>d2 | 1<br>d1    | 0<br>d₀ | 8A<br>Byte 2   | 2    | 2     | (P2) (P2) OR data                                                                                                                                                               |
| Ĕ                                     | INS A, BUS     | 0          | 0       | 0       | 0       | 1       | 0       | 0          | 0       | 08             | 1    | 2     | (A) ←(BUS)                                                                                                                                                                      |
| outp                                  | OUTL BUS, A    | 0          | 0       | 0       | 0       | 0       | 0       | 1          | 0       | 02             | 1    | 2     | (BUS) ←(A)                                                                                                                                                                      |
| Input/4                               | ANL BUS, #data | 1<br>d7    | 0<br>de | 0<br>ds | 1<br>d₄ | 1<br>d₃ | 0<br>d2 | 0<br>d 1   | 0<br>do | 98<br>Byte 2   | 2    | 2     | (BUS) ← (BUS) AND data                                                                                                                                                          |
|                                       | ORL BUS, #data | 1<br>d7    | 0<br>de | 0<br>đ₅ | 0<br>d₄ | 1<br>d3 | 0<br>d2 | 0<br>d 1   | 0<br>d₀ | 88<br>Byte 2   | 2    | 2     | (BUS) ← (BUS) OR data                                                                                                                                                           |
|                                       | MOVD A, Pp     | 0          | 0       | 0       | 0       | 1       | 1       | P۱         | Po      | 0C~0F          | 1    | 2     | $(A_0 \sim_3) \leftarrow (Pp) p = 4 \sim 7$<br>$(A_4 \sim_7) \leftarrow 0$                                                                                                      |
|                                       | MOVD Pp, A     | 0          | 0       | 1       | 1       | 1       | 1       | P۱         | P٥      | 3C~3F          | 1    | 2     | (Pp) ←(A <sub>0</sub> ~ <sub>3</sub> ) p=4~7                                                                                                                                    |
|                                       | ANLD Pp, A     | 1          | 0       | 0       | 1       | 1       | 1       | Pı         | P٥      | 9C~9F          | 1    | 2     | (Pp) ←(Pp) AND (A <sub>0</sub> ~ <sub>3</sub> ) p=4~7                                                                                                                           |
|                                       | ORLD Pp, A     | 1          | 0       | 0       | 0       | 1       | 1       | P۱         | P٥      | 8C~8F          | 1    | 2     | (Pp) ←(Pp) OR (Ao~3) p=4~7                                                                                                                                                      |
| 9                                     | INC Rr         | 0          | 0       | 0       | 1       | 1       | ٢2      | ٢ı         | ro      | 18~1F          | 1    | 1     | (Rr) ← (Rr) + 1                                                                                                                                                                 |
| ster                                  | INC @Rr        | 0          | 0       | 0       | 1       | 0       | 0       | 0          | ro      | 10~11          | 1    | 1     | ((Rr)) ← ((Rr)) + 1                                                                                                                                                             |
| Register<br>operation<br>instructions | DEC Rr         | 1          | 1       | 0       | 0       | 1       | Ľ5      | <b>r</b> 1 | ro      | C8~CF          | 1    | 1     | (Rr) ← (Rr) - 1                                                                                                                                                                 |
|                                       | DEC @Rr        | 1          | 1       | 0       | 0       | 0       | 0       | 0          | ro      | C0~C1          | 1    | 1     | ((Rr)) ← ((Rr)) – 1                                                                                                                                                             |
| Branching<br>instructions             | JMP addr       | a 10<br>a7 |         |         |         | 0<br>83 | 1<br>a2 | 0<br>a1    | 0<br>80 | ¢4∼E4<br>Byte2 | 2    | 2     | (PCe~10) ←addr 8~10<br>(PCo~7) ←addr 0~7<br>(PC11) ← DBF                                                                                                                        |
| Bre                                   | JMPP @A        | 1          | 0       | 1       | 1       | 0       | 0       | 1          | 1       | B3             | 1    | 2     | (PC₀7)((A))                                                                                                                                                                     |

LIST OF INSTRUCTIONS (CONT.)

| Classi-                        |                | Τ          |          | Inst     | ruct    | ion C    | ode        |            |                 | Hexa-             |      |       |                                                                                                                                                                                                                                                                         |
|--------------------------------|----------------|------------|----------|----------|---------|----------|------------|------------|-----------------|-------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ication                        | Mnemonic       | D7         | D٥       |          |         |          |            | D۱         | D٥              | decimal           | Byte | Cycle | Description                                                                                                                                                                                                                                                             |
|                                | DJNZ Rr, addr  | 1<br>87    | 1<br>86  | 1<br>As  | 0<br>a₄ | 1<br>a3  | r2<br>a2   | r1<br>a1   | Го<br>80        | E8~EF<br>Byte 2   | 2    | 2     | $\begin{array}{ll} (\mathbf{Rr}) & \leftarrow (\mathbf{Rr}) - 1 \\ (\mathbf{PC}_0 \frown 7) & \leftarrow \mathbf{addr} \text{ if } (\mathbf{Rr}) = 0 \\ (\mathbf{PC}) & \leftarrow (\mathbf{PC}) + 2 \text{ if } (\mathbf{Rr}) = 0 \end{array}$                         |
|                                | DJNZ @Rr, addr | 1<br>a7    | 1<br>as  | 1<br>as  | 0<br>a₄ | O<br>a∋  | 0<br>82    | 0<br>a,    | ro<br>80        | E0~E1<br>Byte 2   | 2    | 2     | $\begin{array}{ll} ((\mathbf{Rr})) & \leftarrow ((\mathbf{Rr})) - 1 \\ (\mathbf{PC}_0 \sim 7) & \leftarrow \operatorname{addr} \operatorname{if} ((\mathbf{Rr})) = 0 \\ (\mathbf{PC}) & \leftarrow (\mathbf{PC}) + 2 \operatorname{if} ((\mathbf{Rr})) = 0 \end{array}$ |
|                                | JC addr        | 1<br>a7    | 1<br>86  | 1<br>85  | 1<br>a₄ | 0<br>a3  | 1<br>82    | 1<br>aı    | 0<br>80         | F6<br>Byte 2      | 2    | 2     | $\begin{array}{ll} (PC_0 \sim 7) & \leftarrow addr & \text{if } C = 1 \\ (PC) & \leftarrow (PC) + 2 \text{ if } C = 0 \end{array}$                                                                                                                                      |
|                                | JNC addr       | 1<br>87    | 1<br>a6  | 1<br>85  | 0<br>a₄ | О<br>8 э | 1<br>a2    | 1<br>a1    | 0<br>ao         | E6<br>Byte 2      | 2    | 2     | $\begin{array}{ccc} (PC_{0} & & & \\ (PC) & & & \\ (PC) & & & \\ \leftarrow (PC) + 2 & \text{if } C = 1 \end{array}$                                                                                                                                                    |
|                                | JZ addr        | 1<br>a7    | 1<br>86  | 0<br>as  | 0<br>a₄ | 0<br>аз  | 1<br>82    | 1<br>a1    | 0<br>ao         | C6<br>Byte 2      | 2    | 2     | $\begin{array}{ll} (PC_0 \sim 7) & \leftarrow addr & \text{if } A = 0 \\ (PC) & \leftarrow (PC) + 2 \text{ if } A \neq 0 \end{array}$                                                                                                                                   |
| ŝ                              | JNZ addr       | 1<br>87    | 0<br>as  | 0<br>as  | 1<br>a₄ | 0<br>as  | 1<br>a2    | 1<br>a1    | 0<br><b>a</b> o | 96<br>Byte 2      | 2    | 2     | $\begin{array}{ll} (PC_0 \sim 7) & \leftarrow addr & \text{if } A \neq 0 \\ (PC) & \leftarrow (PC) + 2 \text{ if } A = 0 \end{array}$                                                                                                                                   |
| structio                       | JT0 addr       | 0<br>87    | 0<br>as  | 1<br>as  | 1<br>a₄ | 0<br>as  | 1<br>82    | 1<br>a,    | 0<br>80         | 36<br>Byte 2      | 2    | 2     | $\begin{array}{ll} (PC_0 \sim_7) & \leftarrow addr & \text{if } TO = 1 \\ (PC) & \leftarrow (PC) + 2 \text{ if } TO = 0 \end{array}$                                                                                                                                    |
| Branching instructions         | JNTO addr      | 0<br>a7    | 0<br>8.6 | 1<br>As  | 0<br>a₄ | 0<br>83  | 1<br>a2    | 1<br>a1    | 0<br>80         | 26<br>Byte 2      | 2    | 2     | (PCo~-7) ←addr if T0 = 0<br>(PC) ←(PC) + 2 if T0 = 1                                                                                                                                                                                                                    |
| Branct                         | JT1 addr       | 0<br>a7    | 1<br>86  | 0<br>85  | 1<br>84 | О<br>аз  | 1<br>812   | 1<br>81    | 0<br>80         | 56<br>Byte 2      | 2    | 2     | (PCo~-7) ←addr if T1 = 1<br>(PC) ←(PC) + 2 if T1 = 0                                                                                                                                                                                                                    |
|                                | JNT1 addr      | 0<br>a7    | 1<br>86  | 0<br>as  | 0<br>a₄ | 0<br>a3  | 1<br>a2    | 1<br>a1    | 0<br>ao         | 46<br>Byte 2      | 2    | 2     | $\begin{array}{ll} (PC_0 \sim_7) & \leftarrow addr & \text{if } T1 = 0 \\ (PC) & \leftarrow (PC) + 2 \text{ if } T1 = 1 \end{array}$                                                                                                                                    |
|                                | JF0 addr       | 1<br>a7    | 0<br>86  | 1<br>85  | 1<br>84 | 0<br>83  | 1<br>82    | 1<br>81    | 0<br>ao         | B6<br>Byte 2      | 2    | 2     | $(PC_0 \sim 7)$ $\leftarrow$ addr if F0 = 1<br>$(PC)$ $\leftarrow (PC) + 2$ if F0 = 0                                                                                                                                                                                   |
|                                | JF1 addr       | 0<br>87    | 1<br>80  | 1<br>85  | 1<br>a₄ | 0<br>a3  | 1<br>a2    | 1<br>a1    | 0<br>ao         | 76<br>Byte 2      | 2    | 2     | $\begin{array}{ll} (PC_0 & \neg ) & \leftarrow addr & \text{if } F1 = 1 \\ (PC) & \leftarrow (PC) + 2 \text{ if } F1 = 0 \end{array}$                                                                                                                                   |
|                                | JTF addr       | 0<br>87    | 0<br>ae  | 0<br>as  | 1<br>a₄ | 0<br>a3  | 1<br>812   | 1<br>81    | 0<br>80         | 16<br>Byte 2      | 2    | 2     | $\begin{array}{rcl} (PC_{0} & & \leftarrow addr \\ TF & & \leftarrow 0 \\ (PC) & & \leftarrow (PC) + 2 \text{ if } TF = 0 \end{array}$                                                                                                                                  |
|                                | JNI addr       | 1<br>  a7  | 0<br>80  | 0<br>85  | 0<br>a₄ | 0<br>a3  | 1<br>a2    | 1<br>a,    | 0<br>80         | 86<br>Byte 2      | 2    | 2     | $(PC_0 \sim 7) \leftarrow addr  if \overline{INT} = 0$<br>$(PC) \leftarrow (PC) + 2 if INT = 1$                                                                                                                                                                         |
|                                | JBb addr       | b2<br>87   | bı<br>ae | bo<br>as | 1<br>84 | 0<br>a3  | 0<br>a2    | 1<br>81    | 0<br>80         | 12 ~ F2<br>Byte 2 | 2    | 2     | $(PC_0 \sim 7)$ $\leftarrow$ addr if Bb = 1<br>$(PC)$ $\leftarrow (PC) + 2$ if Bb =0                                                                                                                                                                                    |
| utine<br>tions                 | CALL addr      | a 10<br>a7 | 89<br>86 | 88<br>85 | 1<br>8₄ | 0<br>as  | 1<br>82    | 0<br>a1    | 0<br>ao         | 14 ~ F4<br>Byte 2 | 2    | 2     | ((SP)) ←(PC) + 2, (PSW₄~?)<br>(PCe~10) ←addr8~10<br>(PCo~?) ←addr0~7<br>(PC10) ←DBF<br>(SP) −(SP) + 1                                                                                                                                                                   |
| Sub-routine<br>instructions    | RET            | 1          | 0        | 0        | 0       | 0        | 0          | 1          | 1               | 83                | 1    | 2     | (SP) ←(SP) - 1<br>(PC) ←((SP))                                                                                                                                                                                                                                          |
|                                | RETR           | 1          | 0        | 0        | 1       | 0        | 0          | 1          | 1               | 93                | 1    | 2     | (SP) ←(SP) - 1<br>(PC) ←((SP))<br>(PSW₄~                                                                                                                                                                                                                                |
|                                | CLRC           | 1          | 0        | 0        | 1       | 0        | 1          | 1          | 1               | 97                | 1    | 1     | (C) ←0                                                                                                                                                                                                                                                                  |
| io<br>S                        | CPL C          | 1          | 0        | 1        | 0       | 0        | 1          | 1          | 1               | A7                | 1    | 1     | (C) ←(C)                                                                                                                                                                                                                                                                |
| Flag operation<br>instructions | CLR FO         | 1          | 0        | 0        | 0       | 0        | 1          | 0          | 1               | 85                | 1    | 1     | (F0) ←0                                                                                                                                                                                                                                                                 |
| 19 op<br>18tru                 | CPL FO         | 1          | 0        | 0        | 1       | 0        | 1          | 0          | 1               | 95                | 1    | 1     | (FO) ⊷(FO)                                                                                                                                                                                                                                                              |
| Ē                              | CLRF1          | 1          | 0        | 1        | 0       | 0        | 1          | 0          | 1               | A5                | 1    | 1     | (F1) ←0                                                                                                                                                                                                                                                                 |
|                                | CPL F1         | 1          | 0        | 1        | 1       | 0        | 1          | 0          | 1               | B5                | 1    | 1     | (F1) ←(F1)                                                                                                                                                                                                                                                              |
| ster                           | MOV A, Rr      | 1          | 1        | 1        | 1       | 1        | <b>F</b> 2 | <b>F</b> 1 | ro              | F8~FF             | 1    | 1     | (A) ←(Rr)                                                                                                                                                                                                                                                               |
| Irans                          | MOV A, @Rr     | 1          | 1        | 1        | 1       | 0        | 0          | 0          | ro              | F0~F1             | 1    | 1     | (A) ←((Rr))                                                                                                                                                                                                                                                             |
| Data transfer<br>instructions  | MOV A, #data   | 0<br>d7    | 0<br>de  | 1<br>d₅  | 0<br>d4 | 0<br>d3  | 0<br>d2    | 1<br>d1    | 1<br>do         | 23<br>Byte 2      | 2    | 2     | (A) ←data                                                                                                                                                                                                                                                               |

# LIST OF INSTRUCTIONS (CONT.)

| lassi-                        | Mnemonic       |         |         | Inst    | ruct    | ion C   | ode      |            |          | Hexa-           | Byte | Cycle | Descripti                 |            |
|-------------------------------|----------------|---------|---------|---------|---------|---------|----------|------------|----------|-----------------|------|-------|---------------------------|------------|
| cation                        | Milenonic      | D7      | D٥      | Ds      | D₄      | D3      | D2       | Dı         | D٥       | decimal         | Dyle | Cycle |                           | 011        |
|                               | MOV Rr, A      | 1       | 0       | 1       | 0       | 1       | ſ2       | <b>F</b> 1 | ro       | A8~AF           | 1    | 1     | (Rr) ←(A)                 |            |
|                               | MOV @Rr, A     | 1       | 0       | 1       | 0       | 0       | 0        | 0          | ro       | A0~A1           | 1    | 1     | ((Rr)) ←(A)               |            |
|                               | MOV Rr, #data  | 1<br>d7 | 0<br>de | 1<br>ds | 1<br>d₄ | 1<br>d₃ | r₂<br>d₂ | rı<br>dı   | ro<br>do | B8~BF<br>Byte 2 | 2    | 2     | (Rr) ⊷data                |            |
|                               | MOV @Rr, #data | 1<br>d7 | 0<br>de | 1<br>ds | 1<br>d₄ | 0<br>d3 | 0<br>d2  | 0<br>dı    | ro<br>do | B0~B1<br>Byte 2 | 2    | 2     | ((Rr)) ←data              |            |
|                               | MOV A, PSW     | 1       | 1       | 0       | 0       | 0       | 1        | 1          | 1        | C7              | 1    | 1     | (A) ←(PSW)                |            |
| Suc                           | MOV PSW, A     | 1       | 1       | 0       | 1       | 0       | 1        | 1          | 1        | D7              | 1    | 1     | (PSW) -(A)                |            |
| Data transfer instructions    | XCH A, Rr      | 0       | 0       | 1       | 0       | 1       | ſ2       | Ē1         | ro       | 28~2F           | 1    | 1     | (A) ≒(Rr)                 |            |
| inst                          | XCH A, @Rr     | 0       | 0       | 1       | 0       | 0       | 0        | 0          | ro       | 20~21           | 1    | 1     | (A) ==((Rr))              |            |
| Ister                         | XCHD A, @Rr    | 0       | 0       | 1       | 1       | 0       | 0        | 0          | ro       | 30~31           | 1    | 1     | (Ao~3)≒((Rro~3))          |            |
| trar                          | MOVX A, @Rr    | 1       | 0       | 0       | 0       | 0       | 0        | 0          | ro       | 80~81           | 1    | 2     | (A) ←((Rr)) Exte          | rnal RAM   |
| Date                          | MOVX @Rr, A    | 1       | 0       | 0       | 1       | 0       | 0        | 0          | ro       | 90~91           | 1    | 2     | ((Rr)) ←(A) Extern        | alRAM      |
|                               | MOVP A, @A     | 1       | 0       | 1       | 0       | 0       | 0        | 1          | 1        | A3              | 1    | 2     | (A) ←((PCa~10,            | A))        |
|                               | MOVP3A, @A     | 1       | 1       | 1       | 0       | 0       | 0        | 1          | 1        | E3              | 1    | 2     | (A) ←((PC011, A)          | ))         |
|                               | MOVP1 P, @R3   | 1       | 1       | 0       | 0       | 0       | 0        | 1          | 1        | C3              | 1    | 2     | (P1) ←(((PC₀~⁊)           | ⊷((R3)) )) |
|                               | MOV P1, @R3    | 1       | 1       | 1       | 1       | 0       | 0        | 1          | 1        | F3              | 1    | 2     | (P1) ←((R3))              |            |
|                               | MOV A, P1      | 0       | 1       | 1       | 0       | 0       | 0        | 1          | 1        | 63              | 1    | 1     | (A) ←(P1) Latch           | data       |
|                               | MOV A, P2      | 0       | 1       | 1       | 1       | 0       | 0        | 1          | 1        | 73              | 1    | 1     | (A) ←(P2) Latct           | n data     |
|                               | EN TCNTI       | 0       | 0       | 1       | 0       | 0       | 1        | 0          | 1        | 25              | 1    | 1     | TINT Enable F/F ←1        |            |
|                               | DISTONTI       | 0       | 0       | 1       | 1       | 0       | 1        | 0          | 1        | 35              | 1    | 1     | TINT Enable F/F ←0        |            |
|                               | ENI            | 0       | 0       | 0       | 0       | 0       | 1        | 0          | 1        | 05              | 1    | 1     | EXINT Enable F/F -1       |            |
|                               | DISI           | 0       | 0       | 0       | 1       | 0       | 1        | 0          | 1        | 15              | 1    | 1     | EXINT Enable F/F ←0       |            |
|                               | SEL RBO        | 1       | 1       | 0       | 0       | 0       | 1        | 0          | 1        | C5              | 1    | 1     | (BS) ⊷0                   |            |
| tions                         | SEL RB1        | 1       | 1       | 0       | 1       | 0       | 1        | 0          | 1        | D5              | 1    | 1     | (BS) ←1                   |            |
| truct                         | SEL MB0        | 1       | 1       | 1       | 0       | 0       | 1        | 0          | 1        | E5              | 1    | 1     | (DBF) -0                  |            |
| lins                          | SEL MB1        | 1       | 1       | 1       | 1       | 0       | 1        | 0          | 1        | F5              | 1    | 1     | (DBF) ←1                  |            |
| Control instructions          | ENTOCLK        | 0       | 1       | 1       | 1       | 0       | 1        | 0          | 1        | 75              | 1    | 1     | T0 ←1/3 XTAL              | 1          |
| õ                             | FLT            | 1       | 0       | 1       | 0       | 0       | 0        | 1          | 0        | A2              | 1    | 1     | P1, P2, BUS Floating      |            |
|                               | FLTT           | 1       | 1       | 0       | 0       | 0       | 0        | 1          | 0        | C2              | 1    | 1     | CPU Output Signal Flo     | ating      |
|                               | FRES           | 1       | 1       | 1       | 0       | 0       | 0        | 1          | 0        | E2              | 1    | 1     | FLT, FLTT RESET           |            |
|                               | HLT            | 0       | 0       | 0       | 0       | 0       | 0        | 0          | 1        | 01              | 1    | 1     | CPU Control Clock St      | ор         |
|                               | HALTS          | 1       | 0       | 0       | 0       | 0       | 0        | 1          | 0        | 82              | 1    | 1     | XTAL 1-2 Stop             |            |
|                               | MOV A, T       | 0       | 1       | 0       | 0       | 0       | 0        | 1          | 0        | 42              | 1    | 1     | (A) → (A)                 |            |
| ons                           | MOV T, A       | 0       | 1       | 1       | 0       | 0       | 0        | 1          | 0        | 62              | 1    | 1     | (T) →(A)                  |            |
| Timer/counter<br>instructions | STRT T         | 0       | 1       | 0       | 1       | 0       | 1        | 0          | 1        | 55              | 1    | 1     | (T) ← <del>+ 32</del> ← + | - 15 - XTA |
| linst                         | STRT CNT       | 0       | 1       | 0       | 0       | 0       | 1        | 0          | 1        | 45              | 1    | 1     | (T) ←T1 Clock             |            |
|                               | STOP TONT      | 0       | 1       | 1       | 0       | 0       | 1        | 0          | 1        | 65              | 1    | 1     | (T) Count Stop            |            |
| Other<br>nstruc-<br>tion      | NOP            | 0       | 0       | 0       | 0       | 0       | 0        | 0          | 0        | 00              | 1    | 1     | (PC) ←(PC) + 1            |            |

#### **ABSOLUTE MAXIMUM RATINGS**

| Parameter           | Symbol           | Conditions | Limits                  | Unit |
|---------------------|------------------|------------|-------------------------|------|
| Supply Voltage      | V <sub>CC</sub>  | Ta = 25°C  | -0.3 to 7               | v    |
| Input Voltage       | V <sub>I</sub>   | Ta = 25°C  | -0.3 to V <sub>CC</sub> | v    |
| Storage Temperature | T <sub>stg</sub> |            | -55 to +150             | °C   |

#### **OPERATING RANGE**

- MSM80C35/48, 80C39/49 ... DC to 11 MHz, VCC = 5V  $\pm 20\%$  MSM80C40/50 ... DC to 6 MHz, VCC = 50  $\pm 20\%$

| Parameter             | Symbol          | Conditions        | Limits     | Unit |
|-----------------------|-----------------|-------------------|------------|------|
| Supply Voltage        | V <sub>CC</sub> | fosc = DC~11 MHz* | +2.5 to +6 | v    |
| RAM Retention Voltage | V <sub>CC</sub> |                   | +2 to +6   | v    |
| Ambient Temperature   | TA              |                   | -40 to +85 | °C   |
| Fan Out               | N               | MOS load          | 10         |      |
| ranout                |                 | TTL load          | 1          |      |

\* 11 MHz version of MSM80C40/50 (6 MHz < XTAL1.2 < 11 MHz) is under development.

#### **DC ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = 5V \pm 10\%, Ta = -40 \text{ to } +85^{\circ}\text{C})$ 

| Parameter                    | Symbol               | Conditions                                                | Min.   | Тур. | Max.   | Unit | Measuring<br>Circuit |  |
|------------------------------|----------------------|-----------------------------------------------------------|--------|------|--------|------|----------------------|--|
| "L" Input Voltage            | VIL                  |                                                           | -0.3   |      | 0.8    | ٧    |                      |  |
| "H" Input Voltage (1)        | VIH                  |                                                           | 2.2    |      | Vcc    | ٧    |                      |  |
| "H" Input Voltage (2)        | VIH                  |                                                           | 3.8    |      | Vcc    | ٧    | 1                    |  |
| "L" Output Voltage (3)       | VOL                  | $I_{OL} = 2 \text{ mA}$                                   |        |      | 0.45   | ٧    | -                    |  |
| "L" Output Voltage (4)       | VOL                  | I <sub>OL</sub> = 1.6 mA                                  |        |      | 0.45   | ٧    | 1                    |  |
| "H" Output Voltage (3)       | VOH                  | I <sub>OH</sub> = 400 μA                                  | 2.4    |      |        | ٧    |                      |  |
| "H" Output Voltage (4)       | VOH                  | $I_{OH} = 50 \mu A$                                       | 2.4    |      |        | ٧    |                      |  |
| "H" Output Voltage (3)       | VOH                  | I <sub>OH</sub> = 20 μA                                   | 4.2    |      |        | v    |                      |  |
| "H" Output Voltage (4)       | VOH                  | $I_{OH} = 10 \mu A$                                       | 4.2    |      |        | ٧    | 7                    |  |
| Input Leak Current           | IIL III              | V <sub>SS</sub> ≦VIN≦V <sub>CC</sub>                      |        |      | ±10    | μA   | 2                    |  |
| Output Leak Current (5)      | 10L                  | V <sub>SS</sub> < V <sub>O</sub> < V <sub>CC</sub>        |        |      | ±10    | μA   | 3                    |  |
| RESET Pull up<br>Resistance  | RR                   | V <sub>IN</sub> ≧VIH≦/<br>VIN≦VIL                         | 20/500 |      | 50/750 | kΩ   | 2                    |  |
| SS Pull up Resistance<br>(6) | R <sub>SS</sub>      | Oscillation<br>stop/oscillation                           | 20/200 |      | 50/500 | kΩ   |                      |  |
| P1, P2 Pull up<br>Resistance | R <sub>P1</sub> , P2 | VIN≧VIH∕<br>VIN≦VIL                                       | 5/75   |      | 15/150 | kΩ   | 3                    |  |
|                              |                      | At hardware power<br>down $V_{CC}=2V$<br>(TA = +25°C) (7) |        | 1    | 10     | μΑ   |                      |  |
|                              |                      | At HLTS execu-<br>tion $V_{CC}=2V$<br>(TA = +25°C) (7)    |        | 1    | 10     | μΑ   |                      |  |
| Power Supply Current         | ICC                  | At HALT (6 MHz)                                           |        | 1.5  | 3      | mA   | 4                    |  |
|                              |                      | At HALT (1 1 MHz) (8)                                     |        | 2.5  | 5      | mA   |                      |  |
| Power Supply Current         |                      | Atexecution<br>(6 MHz)                                    |        | 5    | 10     | mA   |                      |  |
|                              |                      | At execution<br>(11 MHz) (8)                              |        | 10   | 20     | mA   | 1                    |  |

Notes: (1) This does not apply to RESET, XTAL1, XTAL2, and VDD.

(2) RESET, XTAL 1, XTAL 2, V<sub>DD</sub> (3) BUS, RD, WR, PSEN, ALE

(4) Other outputs

(5) High-impedance state

(6) This operates as a pull-down resistor when the oscillation is stopped in the HLTS or hardware power-down mode and as a pull-up resistor in other states.

(7) This does not contain flow out current from I/O Ports and Signal pins.

(8) MSM80C35/48, 80C39/49

# **AC CHARACTERISTICS**

 $(V_{CC} = 5V \pm 10\%, TA = -40^{\circ}C \text{ to } +85^{\circ}C)$ 

|                                           |                  |       | Limits  |                           |                          |      |  |  |  |  |  |
|-------------------------------------------|------------------|-------|---------|---------------------------|--------------------------|------|--|--|--|--|--|
| Parameter                                 | Symbol           | 11 MH | z Clock | Variable Clock            | (0 – 11 MHz)             | Unit |  |  |  |  |  |
|                                           |                  | Min.  | Max.    | Min.                      | Max.                     |      |  |  |  |  |  |
| CycleTime                                 | tCY              | 1.36  |         | 1.36                      |                          | μS   |  |  |  |  |  |
| ALE Pulse Width                           | tLL              | 150   |         | 7/30t <sub>CY</sub> -165  |                          | ns   |  |  |  |  |  |
| Address Set up ALE                        | tAL              | 70    |         | 2/15tCY-110               |                          | ns   |  |  |  |  |  |
| Address Hold from ALE                     | tLA              | 50    |         | 1/15tCY-40                |                          | ns   |  |  |  |  |  |
| Bus Port Latch Data Setup<br>to ALE       | <sup>t</sup> BL  | 110   |         | 5/30t <sub>CY</sub> -115  |                          | ns   |  |  |  |  |  |
| Bus Port Latch Data Hold<br>from ALE      | tLB              | 90    |         | 3/30t <sub>CY</sub> -45   |                          | ns   |  |  |  |  |  |
| Control Pulse Width<br>(PSEN, RD, and WR) | tcc              | 300   |         | 6/15t <sub>CY</sub> -245  |                          | ns   |  |  |  |  |  |
| Data Setup before WR                      | tDW              | 250   |         | 6/15tCY-295               |                          | ns   |  |  |  |  |  |
| Data Hold after WR                        | twp              | 40    |         | 2/15t <sub>CY</sub> -140  |                          | ns   |  |  |  |  |  |
| Data Hold after RD                        | tDR              | 0     | 100     | 0                         | 100                      | ns   |  |  |  |  |  |
| PSEN, RD to Data-in                       | tRD              |       | 200     |                           | 5/15tCY-250              | ns   |  |  |  |  |  |
| Address Setup to WR                       | tAW              | 200   |         | 6/15tCY-345               |                          | ns   |  |  |  |  |  |
| Address Setup to Data-in                  | tAD              |       | 400     |                           | 8/15tCY-325              | ns   |  |  |  |  |  |
| Address Float to RD, PSEN                 | <sup>t</sup> AFC | 0     |         | 0                         |                          | ns   |  |  |  |  |  |
| Port Control Setup to PROG                | <sup>t</sup> CP  | 100   |         | 2/15t <sub>CY</sub> -80   |                          | ns   |  |  |  |  |  |
| Port Control Hold from PROG               | <sup>t</sup> PC  | 60    |         | 4/15tCY-300               |                          | ns   |  |  |  |  |  |
| PROG to P2 Input Valid                    | tPR              | -     | 650     |                           | 9/15t <sub>CY</sub> -165 | ns   |  |  |  |  |  |
| Output Data Setup                         | tDP              | 200   |         | 6/15t <sub>CY</sub> -345  |                          | ns   |  |  |  |  |  |
| Output Data Hold                          | tPD              | 20    |         | 3/15t <sub>CY</sub> -250  |                          | ns   |  |  |  |  |  |
| Input Data Hold from PROG                 | tPF              | 0     | 150     | 0                         | 150                      | ns   |  |  |  |  |  |
| PROG Pulse Width                          | tpp              | 700   |         | 10/15t <sub>CY</sub> -205 |                          | ns   |  |  |  |  |  |
| Port 2 I/O Setup to ALE                   | tPL              | 150   |         | 9/30tCY-255               |                          | ns   |  |  |  |  |  |
| Port 2 I/O Hold from ALE                  | tLP              | 20    |         | 3/30tCY-115               |                          | ns   |  |  |  |  |  |

Note: Control output: Bus output:

 $C_L = 80 \text{ pF}$  $C_L = 150 \text{ pF} [\text{for } 20 \text{ pF} (t_{WD})]$ 







#### TIMING CHART

Instruction Fetch (from external program memory)



#### Read (from external data memory)







4 low-order bits input/output of port 2 when expanded I/O is used (in external program memory access mode)



#### **MEASUREMENT CIRCUIT**



Notes: (1) This is repeated for each specified input pin.

- (2) This is repeated for each specified output pin.
  - (3) Input logic for setting the specified state.