INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC11 1998 Nov 02



### CONTENTS

| CONTEN                              |                                                                                                          |
|-------------------------------------|----------------------------------------------------------------------------------------------------------|
| 1                                   | FEATURES                                                                                                 |
| 1.1<br>1.2<br>1.2.1<br>1.2.2<br>1.3 | Servo control<br>Motor control<br>Spindle motor driver<br>Voice coil motor driver<br>Miscellaneous items |
| 2                                   | APPLICATIONS                                                                                             |
| 3                                   | GENERAL DESCRIPTION                                                                                      |
| 3.1<br>3.2<br>3.3<br>3.4            | Overview<br>Servo controller<br>Spindle and voice coil motor<br>Safety functions                         |
| 4                                   | QUICK REFERENCE DATA                                                                                     |
| 5                                   | ORDERING INFORMATION                                                                                     |
| 6                                   | BLOCK DIAGRAMS                                                                                           |
| 7                                   | PINNING                                                                                                  |
| 8                                   | FUNCTIONAL DESCRIPTION                                                                                   |
| 8.1<br>8.2<br>8.3                   | Serial interface<br>Commutation and sleep mode<br>Commutation control                                    |
| 8.3.1                               | Blanks, Watchdog and Start-up delays                                                                     |
| 8.3.2                               | Comdelim delay                                                                                           |
| 8.4                                 | 10-bit ADC with 7 analog inputs                                                                          |
| 8.4.1                               | Input channels                                                                                           |
| 8.4.2                               | Input ranges                                                                                             |
| 8.4.3<br>8.4.4                      | Conversion modes<br>Programming register#0                                                               |
| 8.4.5                               | Converter clock frequency values                                                                         |
| 8.5                                 | 10-bit VCM DAC                                                                                           |
| 8.6                                 | Reference voltage                                                                                        |
| 8.7                                 | Stand-alone op-amps                                                                                      |
| 8.8                                 | Analog switch                                                                                            |
| 8.9                                 | Charge pump voltage                                                                                      |
| 8.10                                | Spindle driver                                                                                           |
| 8.11                                | VCM driver                                                                                               |
| 8.12<br>8.13                        | Park the VCM<br>Precharge the VCM                                                                        |
| 8.14                                | Brake the motor                                                                                          |
| 8.15                                | Power-on reset                                                                                           |
| 8.16                                | Thermal monitor and shutdown                                                                             |
| 8.17                                | Power supply isolation                                                                                   |
| 8.17.1                              | External isolation diode                                                                                 |
| 8.17.2                              | External power FET                                                                                       |
| 8 18                                | Thermal behaviour                                                                                        |

|      | •                 |
|------|-------------------|
| 8.18 | Thermal behaviour |

| -                            |                                                                                                |
|------------------------------|------------------------------------------------------------------------------------------------|
| 9                            | LIMITING VALUES                                                                                |
| 10                           | HANDLING                                                                                       |
| 11                           | THERMAL CHARACTERISTICS                                                                        |
| 12                           | CHARACTERISTICS                                                                                |
| 13                           | APPLICATION INFORMATION                                                                        |
| 14                           | PACKAGE OUTLINE                                                                                |
| 15                           | SOLDERING                                                                                      |
| 15.1<br>15.2<br>15.3<br>15.4 | Introduction<br>Reflow soldering<br>Wave soldering<br>Repairing soldered joints<br>DEFINITIONS |

### OM5193H

### 1 FEATURES

#### 1.1 Servo control

- 10-bit VCM Digital-to-Analog Converter (DAC)
- 7-channel 10-bit Analog-to-Digital Converter (ADC)
- Programmable spindle commutation control logic
- · 3-wire serial interface
- Two stand-alone operational amplifiers (op-amps) with outputs connected to the ADC
- Analog multiplexer with two inputs used to select VCM seek mode or track-following mode.

#### 1.2 Motor control

1.2.1 SPINDLE MOTOR DRIVER

- 3-phase output motor driver
- 1.9 A maximum available start-up current
- Total R<sub>ds(on)</sub> = 0.6 Ω (typical) at 25 °C
- Back ElectroMotive Force (BEMF) processing for sensorless motor commutation
- Linear current control
- External current sense resistor
- External current control loop compensation
- · Adjustable slew rate control
- Short-circuit brake
- Adjustable brake-after-park delay time.
- 1.2.2 VOICE COIL MOTOR DRIVER
- 1.5 A maximum current capability
- Total R<sub>ds(on)</sub> = 0.8 Ω (typical) at 25 °C
- Linear class AB output with low cross-over distortion delay
- Precision current control loop with external current sense resistor
- Programmable seek and track-following mode with adjustable current loop gain
- External current control loop compensation
- Precharge during brake mode
- 20 kHz current control loop bandwidth
- · Parking function
- Adjustable park voltage with limiter.

#### 1.3 Miscellaneous items

- Precision low voltage 5 and 12 V power monitor with hysteresis
- Precision internal voltage reference for servo and power control circuits
- Thermal sense circuit with over-temperature shutdown
   sensor
- · Internal charge pump voltage generator
- Automatic brake-after-park at power-down, thermal shutdown or sleep mode
- Sleep mode: low power consumption mode.

#### 2 APPLICATIONS

• 12 V hard disk drive products.

#### **3 GENERAL DESCRIPTION**

#### 3.1 Overview

The OM5193H is a combination of a voice coil motor and a spindle motor driver with embedded servo controller designed for use in disk drives. Configuration and control registers are set via a 3-wire serial port running up to 30 MHz to interface commonly to a microcontroller or a digital signal processor.

The device operates at 5 and 12 V power supplies and integrates safety functions such as power stages overvoltage protection, power and temperature monitor, over-temperature shutdown and dynamic brake-after-park.

The device is contained in a QFP80 package with 18 pins connected to the leadframe thus providing low thermal resistance.

#### 3.2 Servo controller

The servo controller includes the following circuits:

- 3-wire serial interface
- Spindle commutation logic
- A 10-bit ADC with 7 inputs selected by an internal multiplexer
- A 10-bit VCM DAC with 1.5, 2.5 and 3.5 V voltage references
- Two low-offset stand-alone op-amps
- Analog multiplexer with 2 inputs.

The serial interface is used:

- To adjust the timing parameters for proper spindle commutation sequence
- To accurately adjust head positioning via the 10-bit VCM DAC
- To set VCM seek or track-following mode via the low-impedance switch
- To select and process analog signals via a 7-channel multiplexer connected to the 10-bit ADC.

The spindle commutation logic circuit ensures proper spindle start-up (no reverse rotation) and commutation sequence for the spindle driver by processing BEMF sensing circuit output signals.

The two stand-alone op-amps, with the inputs connected to the read channel IC, provide servo track signals processed by the microcontroller to perform accurate track-following mode.

#### 3.3 Spindle and voice coil motor

The OM5193H drives a 3-phase brushless, sensorless DC spindle motor and a voice coil motor.

Spindle and voice coil motor power stages with low  $R_{ds(on)}$ and high current capability are suitable for mid-end and low-end 12 V disk drives. Power stages are designed in such a way that external Schottky diodes are not needed.

Spindle current is sensed by an external resistor and monitored by the external signal SPCC (SPindle Current Control). Spindle speed is regulated by the microcontroller via the ZCROSS signal (Zero CROSSing detection frequency output). BEMF comparators provide the digital zero crossing signals. These are processed by the commutation logic circuit to properly switch-on and switch-off spindle power drivers thus ensuring the rotation of the motor.

The control of the heads positioning is accomplished by the internal 10-bit VCM DAC. Seek and track-following VCM current loop gain is set by external resistors. VCM zero current is referenced to the 2.5 V internal voltage reference.

An internal precharge of the actuator (magnetic latch) during brake mode guarantees total control of the current when VCM starts running without current spikes.

#### 3.4 Safety functions

The OM5193H is protected against transient voltage spikes that are generated by the inductive loads of spindle and VCM.

Power supplies and temperature are monitored in order to guarantee data reliability and self-protection of the device in case of power loss or temperatures beyond maximum rating.

Park and brake functions secure heads and disk media in case of power-down or high temperature failure. This function is also activated by the sleep mode.

An internal temperature monitor is available to monitor the chip temperature and thus prevents over-temperature shutdown. Internally connected to the ADC channel 4, it can be used by the microcontroller as an early 'temperature-too-high' warning during a long VCM seek sequence.

### Product specification

# Disk drive spindle and VCM with servo controller

### OM5193H

### 4 QUICK REFERENCE DATA

| SYMBOL              | PARAMETER                  | MIN. | TYP. | MAX. | UNIT |  |  |  |  |
|---------------------|----------------------------|------|------|------|------|--|--|--|--|
| Supply voltage      |                            |      |      |      |      |  |  |  |  |
| V <sub>DDA1</sub>   | 5 V analog supply voltage  | 4.5  | 5.0  | 5.5  | V    |  |  |  |  |
| V <sub>DDD</sub>    | 5 V digital supply voltage | 4.5  | 5.0  | 5.5  | V    |  |  |  |  |
| V <sub>DDA2</sub>   | 12 V analog supply voltage | 10.8 | 12.0 | 13.2 | V    |  |  |  |  |
| Drivers             |                            |      |      |      |      |  |  |  |  |
| I <sub>SPOUT</sub>  | spindle start-up current   | _    | _    | 1.9  | А    |  |  |  |  |
| I <sub>VCMRUN</sub> | VCM current – – 1.5 A      |      |      |      |      |  |  |  |  |

### 5 ORDERING INFORMATION

| TYPE    |       | PACKAGE                                                                                      |          |
|---------|-------|----------------------------------------------------------------------------------------------|----------|
| NUMBER  | NAME  | DESCRIPTION                                                                                  | VERSION  |
| OM5193H | QFP80 | plastic quad flat package; 80 leads (lead length 1.95 mm); body $14 \times 20 \times 2.8$ mm | SOT318-2 |

### 6 BLOCK DIAGRAMS

Figures 1, 2, 3 and 4 provide block diagrams of the OM5193H servo and motor control (top level diagram, servo controller, spindle motor driver and voice coil motor driver).



OM5193H

# Disk drive spindle and VCM with servo controller





Philips Semiconductors

Product specification

# Disk drive spindle and VCM with

OM5193H



\_

9

### 7 PINNING

| SYMBOL             | PIN | I/O            | DESCRIPTION                                               |
|--------------------|-----|----------------|-----------------------------------------------------------|
| HEATSINK           | 1   | _              | dissipation pin; internally connected to the leadframe    |
| MOTSENSE1/SPSENSEH | 2   | analog I/O     | sense line of the spindle/spindle sense amplifier input   |
| MOTC               | 3   | analog output  | spindle motor power output                                |
| HEATSINK           | 4   | _              | dissipation pin; internally connected to the leadframe    |
| HEATSINK           | 5   | _              | dissipation pin; internally connected to the leadframe    |
| HEATSINK           | 6   | _              | dissipation pin; internally connected to the leadframe    |
| HEATSINK           | 7   | _              | dissipation pin; internally connected to the leadframe    |
| SWITCHGATE         | 8   | analog output  | isolation FET driver                                      |
| СТ                 | 9   | analog input   | centre tap of the spindle                                 |
| CLAMP1             | 10  | supply         | power stage supply voltage                                |
| GNDS/SPSENSEL      | 11  | ground         | spindle ground connection/spindle sense amplifier ground  |
| SLEW               | 12  | analog input   | spindle motor slope control                               |
| SPCC               | 13  | analog input   | spindle current control                                   |
| SPCCOUT            | 14  | analog input   | compensation point of the spindle current control loop    |
| V <sub>DDA2</sub>  | 15  | supply         | 12 V analog supply voltage                                |
| BSTCP1             | 16  | analog I/O     | booster capacitor 1                                       |
| BSTCP2             | 17  | analog I/O     | booster capacitor 2                                       |
| CAPY               | 18  | analog output  | DC-to-DC converter output (19 V)                          |
| POR                | 19  | digital I/O    | power-on reset signal; active LOW                         |
| V <sub>DDD</sub>   | 20  | supply         | 5 V digital supply voltage                                |
| SDEN               | 21  | digital input  | serial interface data enable; active LOW                  |
| SDATA              | 22  | digital I/O    | serial interface data line                                |
| SCLOCK             | 23  | digital input  | serial interface clock line                               |
| CLOCK              | 24  | digital input  | clock input                                               |
| ZCROSS             | 25  | digital output | zero crossing detection signal                            |
| SCANTEST           | 26  | digital input  | scantest mode control; at LOW-level in normal conditions  |
| DGND               | 27  | ground         | servo digital ground                                      |
| ADC[0]/INTOUT      | 28  | analog I/O     | ADC channel 0 input/output of the A2 amplifier            |
| ADC[1]/DIFOUT      | 29  | analog I/O     | ADC channel 1 input/output of the A1 amplifier            |
| ADC[2]/SOUT        | 30  | analog I/O     | ADC channel 2 input/VCM sense amplifier output            |
| ADC[3]             | 31  | analog input   | ADC channel 3 input                                       |
| ADC[4]/TEMP        | 32  | analog I/O     | ADC channel 4 input/temperature monitor, thermal shutdown |
| ADC[5]             | 33  | analog input   | ADC channel 5 input                                       |
| DACOUT             | 34  | analog output  | 10-bit VCM DAC output                                     |
| PESAMPN            | 35  | analog input   | inverting input of the A1 amplifier.                      |
| PESAMP             | 36  | analog input   | non-inverting input of the A1 amplifier                   |
| INTINN             | 37  | analog input   | inverting input of the A2 amplifier                       |
| INTIN              | 38  | analog input   | non-inverting input of the A2 amplifier                   |
| AGND               | 39  | ground         | servo analog ground                                       |
| REF2V5             | 40  | analog output  | 2.5 V bandgap reference voltage                           |

ΜΟΤΑ

MOTB

HEATSINK

MOTSENSE3

MOTSENSE2

**PWRBIAS2** 

HEATSINK

HEATSINK

HEATSINK

72

73

74

75

76

77

78

79

80

analog output

analog output

analog output

analog output

analog input

\_

\_

\_

### Disk drive spindle and VCM with servo controller

| SYMBOL            | PIN | I/O           | DESCRIPTION                                                    |
|-------------------|-----|---------------|----------------------------------------------------------------|
| SEEKSELECT        | 41  | analog input  | input for the seek mode                                        |
| TRACKFWSELECT     | 42  | analog input  | input for the track-following mode                             |
| VCMIN             | 43  | analog input  | VCM control input                                              |
| V <sub>DDA1</sub> | 44  | supply        | 5 V analog supply voltage                                      |
| CPOR              | 45  | analog input  | set the POR delay time                                         |
| CHK5              | 46  | analog output | set the V <sub>DDA1</sub> POR threshold                        |
| CHK12             | 47  | analog output | set the V <sub>DDA2</sub> POR threshold                        |
| BRAKEPOWER        | 48  | analog input  | brake power capacitor                                          |
| BRAKEADJH         | 49  | analog input  | adjust current consumption during park mode                    |
| BRAKEDELAY        | 50  | analog input  | set the brake-after-park delay time                            |
| PARKVOLT          | 51  | analog input  | set the park voltage                                           |
| VCMSENSEH         | 52  | analog input  | positive input of the VCM sense amplifier                      |
| VCMSENSEL         | 53  | analog input  | negative input of the VCM sense amplifier                      |
| GNDV              | 54  | ground        | VCM ground connection                                          |
| CLAMP2            | 55  | supply        | power stage supply voltage                                     |
| CLAMP3            | 56  | supply        | power stage supply voltage                                     |
| PWRBIAS1          | 57  | analog input  | power stages isolation bias; externally connected to the clamp |
| HEATSINK          | 58  | _             | dissipation pin; internally connected to the leadframe         |
| HEATSINK          | 59  | -             | dissipation pin; internally connected to the leadframe         |
| HEATSINK          | 60  | _             | dissipation pin; internally connected to the leadframe         |
| HEATSINK          | 61  | _             | dissipation pin; internally connected to the leadframe         |
| IVCM              | 62  | analog output | inverted output of the VCM (master stage)                      |
| GNDVCM3           | 63  | ground        | VCM power stage ground                                         |
| HEATSINK          | 64  | _             | dissipation pin; internally connected to the leadframe         |
| HEATSINK          | 65  | _             | dissipation pin; internally connected to the leadframe         |
| HEATSINK          | 66  | _             | dissipation pin; internally connected to the leadframe         |
| HEATSINK          | 67  | _             | dissipation pin; internally connected to the leadframe         |
| GNDVCM2           | 68  | ground        | VCM power stage ground                                         |
| NIVCM             | 69  | analog output | non-inverted VCM output (slave stage)                          |
| HEATSINK          | 70  | _             | dissipation pin; internally connected to the leadframe         |
| GNDVCM1           | 71  | ground        | VCM power stage ground                                         |
|                   |     |               |                                                                |

OM5193H

spindle motor power output

spindle motor power output

dissipation pin; internally connected to the leadframe

power stages isolation bias; externally connected to the clamp

sense line of the spindle

sense line of the spindle



### 8 FUNCTIONAL DESCRIPTION

#### 8.1 Serial interface

The serial interface is a 3-wire bidirectional port for writing and reading data to and from the internal registers of the OM5193H. Each read or write will be composed of 16 bits. For data transfer SDEN is brought LOW, serial data is presented at the SDATA pin, and a serial clock is applied to the SCLOCK pin. After the SDEN pin goes LOW, the first 16 pulses applied to the SCLOCK pin shift the data presented at the SDATA pin into an internal shift register on the rising edge of each clock pulse. An internal counter prevents more than 16 bits from being shifted into the register. The data in the shift register is latched when SDEN goes HIGH. If less than 16 clock pulses are provided before SDEN goes HIGH, the data transfer is aborted.

All transfers are shifted into the serial port with the MSB first. The first 4 bits of the transfer contain address and instruction information. The MSB is the  $R/\overline{W}$  bit which

determines if the transfer is a read (logic 1) or a write (logic 0).

The remaining 3 bits determine the internal register to be accessed. The other 12 bits contain the programming data. In the read mode (R/W = 1), the OM5193H outputs the register contents of the selected address. In the write mode (R/W = 0), the OM5193H loads the selected register with the data presented on the SDATA pin. During sleep mode, the serial port remains active and register programmed data is retained.

SCLOCK is driven by the microcontroller. When the microcontroller drives the SDATA line, the data is valid on the rising edge of SCLOCK. When the OM5193H is driving the SDATA line (in read mode after the R/W bit and 3 bits) the data is valid on the falling edge of SCLOCK.

SDEN marks the end of the serial transfer. When the SDEN pin goes HIGH, the shift register data is latched into the addressed register of the OM5193H.



Product specification

### Product specification

# Disk drive spindle and VCM with servo controller

| SYMBOL           | PARAMETER                                           | MIN.                                         | MAX. | UNIT         |
|------------------|-----------------------------------------------------|----------------------------------------------|------|--------------|
| f <sub>clk</sub> | clock frequency                                     | _                                            | 30   | MHz          |
| t <sub>st</sub>  | chip select to first active clock edge              | <sup>1</sup> / <sub>2</sub> T <sub>clk</sub> | -    | ns           |
| t <sub>su</sub>  | data to clock set-up time                           | 12                                           | -    | ns           |
| t <sub>hd</sub>  | clock to data hold time                             | 12                                           | -    | ns           |
| t <sub>rd</sub>  | time data line is driven after 5th negative clock   | -                                            | 5    | ns           |
| t <sub>ren</sub> | time from positive clock for data line to be driven | 0                                            | -    | ns           |
| t <sub>rhd</sub> | receive data hold time                              | 0                                            | -    | ns           |
| t <sub>rsu</sub> | receive data set-up time                            | 12                                           | -    | ns           |
| t <sub>exW</sub> | last active clock to chip select; inactive on write | 0                                            | -    | ns           |
| t <sub>exR</sub> | last active clock to chip select; inactive on read  | 10                                           | -    | ns           |
| T <sub>bpa</sub> | time between successive serial port accesses        | 5                                            | _    | clock cycles |

### Table 1 Timing information for the serial interface

### Table 2 Writeable registers of the serial interface

| DEC | BITS                |             |                         |                 |                |            |            |                 |              |            |            |            |
|-----|---------------------|-------------|-------------------------|-----------------|----------------|------------|------------|-----------------|--------------|------------|------------|------------|
| REG | 11                  | 10          | 9                       | 8               | 7              | 6          | 5          | 4               | 3            | 2          | 1          | 0          |
| 0   | Select N   Channel  |             | auto<br>Conv.<br>select | range<br>Select | test<br>Mode_N | not used   |            | ADC MUX address |              |            |            |            |
| 1   | reverse<br>break    | not<br>used | seek/<br>trackfw        | not used slee   |                | sleep_N    | spindiv    | manual          | run/<br>stop | comC       | comB       | comA       |
| 2   | not used DAC<br>(9) |             |                         | DAC<br>(8)      | DAC<br>(7)     | DAC<br>(6) | DAC<br>(5) | DAC<br>(4)      | DAC<br>(3)   | DAC<br>(2) | DAC<br>(1) | DAC<br>(0) |
| 3   |                     |             |                         |                 |                | not used   |            |                 |              |            |            |            |
| 4   |                     |             |                         |                 |                | not used   |            |                 |              |            |            |            |
| 5   |                     |             | Watch                   | ldog            |                |            |            |                 | Blank        | : 1        |            |            |
| 6   | high<br>Clock_N     |             |                         |                 |                |            |            |                 |              |            |            |            |
| 7   |                     |             | Start                   | -up             |                |            |            |                 | Blank        | : 2        |            |            |

### Table 3 Readable registers of the serial interface

| DEC | BITS |               |            |            |            |            |            |            |            |            |            |            |
|-----|------|---------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|
| REG | 11   | 10            | 9          | 8          | 7          | 6          | 5          | 4          | 3          | 2          | 1          | 0          |
| 0   |      | ADC<br>status | ADC<br>(9) | ADC<br>(8) | ADC<br>(7) | ADC<br>(6) | ADC<br>(5) | ADC<br>(4) | ADC<br>(3) | ADC<br>(2) | ADC<br>(1) | ADC<br>(0) |
| 1   |      |               |            |            |            |            |            |            |            | Ccross     | Bcross     | Across     |

| R/W | A2 | A1 | A0 | REG.                                                           | DESCRIPTION                          |  |  |
|-----|----|----|----|----------------------------------------------------------------|--------------------------------------|--|--|
| 0   | 0  | 0  | 0  | 0                                                              | ADC channel and programmable options |  |  |
| 1   | 0  | 0  | 0  | 0 ADC status and value                                         |                                      |  |  |
| 0   | 0  | 0  | 1  | 1 commutation, sleep, and VCM switch controls                  |                                      |  |  |
| 1   | 0  | 0  | 1  | 1 commutation state in manual mode                             |                                      |  |  |
| 0   | 0  | 1  | 0  | 2 10-bit DAC                                                   |                                      |  |  |
| 0   | 0  | 1  | 1  | 3                                                              | not used                             |  |  |
| 0   | 1  | 0  | 0  | 4                                                              | not used                             |  |  |
| 0   | 1  | 0  | 1  | 5                                                              | Blank 1 and Watchdog delays          |  |  |
| 0   | 1  | 1  | 0  | 6 commutation delay limit (11 bits), internal clock divider fa |                                      |  |  |
| 0   | 1  | 1  | 1  | 7                                                              | Start-up and Blank 2 delays          |  |  |

#### Table 4 Address of registers

#### 8.2 Commutation and sleep mode

Spindle control and sleep mode are controlled by writing or reading on register#1.

- Register#1 (0, 1 and 2) control the spindle commutations in manual mode when run/stop, manual and sleep bits are correctly set. The commutation sequence is described in Section "Spindle driver" (see also Table 16 and Fig.12).
- Register#1 (3) is the run/stop bit. After the power is turned on and POR is HIGH, the motor will not start spinning until register#1 (3) has been set to logic 1. The motor stops spinning when this bit is set to logic 0.
- Register#1 (4) is the manual commutation mode bit. When this bit is set to logic 1 and register#1 (3) set to logic 1, the commutation logic in the OM5193H will be disabled so that the spindle will not automatically go to the next commutation.

When register#1 (3 and 4) are set to logic 1, the microcontroller is expected to generate the different commutation states for the motor. The OM5193H will still provide the coil status which will be available by reading register#1. The different waveforms are shown in Section "Spindle driver" (see also Fig.12). Note that depending on the coil status acquisition moment, transient states (due to the flyback pulses) can be read.

When register#1 (4) is set to logic 0, the manual mode is disabled and the OM5193H will automatically commutate the motor each time a zero crossing is detected. The time between the zero crossing and the next commutation is half the time between the two preceding zero crossings. This is explained in the detailed description in Section "Commutation control".

- Register#1 (5) is the spindiv bit. This bit together with register#6 (11) enables the selection of a divider factor for both converter clock and spindle clock. Clock configurations are described in Section "Commutation control" (see also Table 6).
- Register#1 (6) is the sleep mode bit. When it is set to logic 0, the OM5193H will enter the low power mode. Then the commutation control generates (101) output codes on commutation signals to set spindle and VCM head into sleep mode. This causes the OM5193H to go into the brake-after-park mode. The only operating circuits are the power monitor, the voltage reference generator, the VCM precharge circuit and the serial interface. The OM5193H is in sleep mode when POR is LOW.

When the power is first turned on, the POR signal goes HIGH after the POR delay. The OM5193H is then automatically set in sleep mode and thus in low power consumption mode. The VCM DAC output is in high-impedance mode, the spindle is in the brake mode and the VCM is in the precharge mode. Only after POR is HIGH and register#1 (6) is set to logic 1, OM5193H is ready to be functional. When register#1 (6) goes HIGH, the VCM DAC outputs the 2.5 V reference voltage.

• Register#1 (11) is dedicated to brake the spindle motor without going in 'brake-after-park' mode. The commutation sequence is shifted in order to efficiently brake the motor. This brake, called reverse brake, is activated when register#1 (11) bit is set to logic 1. Note that there is no action on the VCM input signal when the reverse brake is used. When this bit is set to logic 0, the spindle motor starts again with normal spindle commutations.

Reading register#1 will read the state of the 3 coils coming from the spindle control block (ACROSS, BCROSS and CCROSS). The 3 input lines will be in bits 0, 1, and 2. The different waveforms are shown in Section "Spindle driver" (see also Fig.12). Note that depending on the coil status acquisition moment, transient states (due to the flyback pulses) can be read.

| BIT | DEFAULT<br>VALUE | NAME          | DESCRIPTION                                                                                    |
|-----|------------------|---------------|------------------------------------------------------------------------------------------------|
| 0   | 0                | comA          | drives COMA when in manual commutation                                                         |
| 1   | 0                | comB          | drives COMB when in manual commutation                                                         |
| 2   | 0                | comC          | drives COMC when in manual commutation                                                         |
| 3   | 0                | run/stop      | 0 = motor to brake-after-park mode                                                             |
|     |                  |               | 1 = motor spinning; VCM active                                                                 |
| 4   | 0                | manual        | 0 = automatic commutation mode with run/stop = 1                                               |
|     |                  |               | 1 = manual commutation mode with run/stop = 1                                                  |
| 5   | 0                | spindiv       | 0 = the internal spindle clock frequency is controlled by register#6 (11)<br>(bit highClock_N) |
|     |                  |               | 1 = an additional divider by 4 is added on the internal spindle clock                          |
| 6   | 0                | sleep_N       | 0 = sleep mode: low power mode, serial interface active, power stages in brake-after-park mode |
|     |                  |               | 1 = fully functional mode: sleep_N has higher priority than run/stop if both are active        |
| 7   | 0                | -             | not used                                                                                       |
| 8   | 0                | -             | not used                                                                                       |
| 9   | 1                | seek/trackfw  | 0 = VCMIN connected to SEEKSELECT                                                              |
|     |                  |               | 1 = VCMIN connected to TRACKFWSELECT                                                           |
| 10  | 1                | -             | not used                                                                                       |
| 11  | 0                | reverse break | 1 = active brake control                                                                       |
|     |                  |               | 0 = normal commutations as defined by bits above                                               |

#### Table 5Writing register#1

### 8.3 Commutation control

The commutation logic block generates the six different states to rotate the spindle motor. The spindle driver block provides the BEMF zero crossing information. The commutation block interprets the zero crossing information and determines the commutation delay time and the next coil state. The commutation block must take into account the following situations:

- Start-up
- No start
- Reverse rotating
- Run
- Manual commutation.

The commutation logic keeps the motor spinning by commutating the motor after each detected zero crossing. It measures the time between two successive BEMF zero crossings and then determines the next commutation. The delay (commutation delay) between a zero crossing and the next commutation is half the time between the two preceding zero crossings. The commutation delay (Comdelim) can be limited to guarantee a faster lock after the motor has gone out of lock. A maximum commutation delay can be set via the serial port. The time is a function of both the external clock frequency, the individual register prescalers and the time programmed into the registers. Figure 7 shows a typical motor commutation timing diagram.

OM5193H

# Disk drive spindle and VCM with servo controller



Blank 1

After a commutation occurs, the leading edge of the flyback pulse has a zero crossing ( $Zc_1$ ). Blank 1 timer is used to ignore this zero crossing by masking it while the timer initialized at Blank 1 value is counting. The state associated to Blank 1 down-counter will end when the counter reaches the zero value.

Blank 2

The Blank 2 timer starts counting as soon as the second zero crossing occurs ( $Zc_2$ ). After the second flyback pulse zero crossing, all extra zero crossings are ignored during the Blank 2 time. This allows the ringing of the coil voltage without causing a commutation advance. The state associated to Blank 2 down-counter will end when the counter reaches the zero value.

Watchdog

The Watchdog timer makes sure the motor is running in forward direction. If the motor is rotating in reverse direction, the BEMF voltage is inverted and the second crossing of the flyback pulse ( $Zc_2$ ) will not occur until the true BEMF zero crossing is detected. Therefore, if the Watchdog timer expires before a zero crossing occurs, the motor is assumed to be rotating backwards. The commutation is advanced by one step to correct this condition. The Watchdog time must be set to a value that is greater than the flyback pulse duration, measured when the spindle motor stands still.

The state associated to the Watchdog timer will start when the one associated to Blank 1 timer is finished and will end when  $Zc_2$  occurs or when the Watchdog counter expires.

• Start-up

If the motor is not spinning, the BEMF zero crossings will not occur. The Start-up timer detects this if it expires before the true zero crossing (Zc<sub>3</sub>) has occurred. It will advance the commutation by one step if this happens. The state associated to Start-up timer will start when the one associated to Blank 2 timer is finished and will end when Zc<sub>3</sub> occurs or when Start-up expires.

Comdelim

The timer associated to Comdelim value allows to control the maximum commutation delay (between zero crossing and next commutation). When the true zero crossing is detected (Zc<sub>3</sub>), the timer will count until it expires and then will commutate the motor to the next step. This commutation delay time is equal to half the measured value between 2 zero crossings. The Comdelim value should be set to the maximum allowable delay value. If  $\Delta Zc_{meas}$  is lower than the programmed Comdelim value, the next timer value will be  $\Delta Zc_{meas}$  divided by 2. If  $\Delta Zc_{meas}$  is higher than the programmed Comdelim value, the next timer value will be the programmed Comdelim value, the next timer value will be the programmed Comdelim value divided by 2.

The clock used in the commutation logic block is obtained by dividing the master clock of the chip ( $f_{CLOCK}$ ) by a clock divider (Prescaler). This internal clock will be named internalSpindleClock. Internal spindle clock configurations are described in Table 6.

All the delays described above (Blank 1, Watchdog, Blank 2, Start-up and Comdelim) are generated by one down-counter (called TIMER 1), see Fig.8 and one up-counter (called TIMER 2), see Fig.9. Each of them uses internalSpindleClock signal.

| Table 6 | Spindle clock configurations |
|---------|------------------------------|
|---------|------------------------------|

| spindiv<br>REGISTER#1 (5) | highClock_N<br>REGISTER#6 (11) | internalSpindleClock                 |
|---------------------------|--------------------------------|--------------------------------------|
| 0                         | 0                              | <sup>1</sup> ⁄16 <sup>f</sup> сlock  |
| 0                         | 1                              | <sup>1</sup> ⁄з2 <sup>f</sup> сlock  |
| 1                         | 0                              | ¹∕ <sub>64</sub> fclock              |
| 1                         | 1                              | <sup>1</sup> ⁄ <sub>128</sub> fclocк |

#### 8.3.1 BLANKS, WATCHDOG AND START-UP DELAYS

An internal down-counter called TIMER 1 is used to generate Blank 1, Blank 2, Watchdog and Start-up delays. It loads one of these programmed values and counts down till it reaches zero.



The actual delay time will be:

$$Delay = value \times step$$
(1)

Value is the decimal representation of the binary code programmed in one of the 6 bit registers.

$$Step = \frac{2^{LSB}}{internalSpindleClock}$$
(2)

maxValue = 
$$\frac{\left(2^{(MSB+1)} - 1\right) - \left(2^{LSB} - 1\right)}{\text{internalSpindleClock}}$$
(3)  
= 
$$\frac{2^{(MSB+1)} - 2^{LSB}}{\text{internalSpindleClock}}$$

We have to subtract  $(2^{LSB} - 1)$  to obtain maxValue because all the bits from 0 to (LSB - 1) are set internally to zero by design.

### OM5193H

Product specification

### OM5193H

### Table 7Delays used for TIMER 1

| DELAY    | LSB | MSB | BITS |
|----------|-----|-----|------|
| Blank 1  | 2   | 7   | 6    |
| Blank 2  | 5   | 10  | 6    |
| Watchdog | 7   | 12  | 6    |
| Start-up | 14  | 19  | 6    |

### Table 8 Numerical application with f<sub>CLOCK</sub> = 30 MHz

|                  | internalSpindleClock                |         |                                     |         |                                     |         |                                      |         |  |
|------------------|-------------------------------------|---------|-------------------------------------|---------|-------------------------------------|---------|--------------------------------------|---------|--|
| DELAYS           | <sup>1</sup> ⁄16 <sup>f</sup> с∟оск |         | <sup>1</sup> /32 <sup>f</sup> сlock |         | <sup>1</sup> ⁄64 <sup>f</sup> сlock |         | <sup>1</sup> ⁄128 <sup>f</sup> сlock |         |  |
|                  | STEP                                | MAX.    | STEP                                | MAX.    | STEP                                | MAX.    | STEP                                 | MAX.    |  |
| Blank 1; note 1  | 2.13 μs                             | 134 μs  | 4.27 μs                             | 269 µs  | 8.53 μs                             | 538 ms  | 17.1 μs                              | 1.08 ms |  |
| Blank 2; note 2  | 17.1 μs                             | 1.08 ms | 34.1 μs                             | 2.15 ms | 68.3 µs                             | 4.30 ms | 137 μs                               | 8.60 ms |  |
| Watchdog; note 3 | 68.3 µs                             | 4.30 ms | 137 μs                              | 8.60 ms | 273 µs                              | 17.2 ms | 546 μs                               | 34.4 ms |  |
| Start-up; note 4 | 8.74 ms                             | 550 ms  | 17.5 ms                             | 1.101 s | 35 ms                               | 2.202 s | 70 ms                                | 4.404 s |  |

#### Notes

- 1. The first zero crossing of the flyback should occur within this time.
- 2. The real zero crossing should not come within this time after the second zero crossing of the flyback pulse.
- 3. The time should be larger than the duration of the flyback pulse measured when the motor stands still.
- 4. The actual zero crossing should occur within this time after the Blank 2 time has expired.

#### 8.3.2 COMDELIM DELAY

An internal up-counter called TIMER 2 is used to measure the time between two zero crossings and also to set the maximum commutation delay through Comdelim delay.



Comdelim is the maximum value that can be reached by TIMER 2. So, this is the maximum time between 2 zero crossings ( $\Delta Zc$ ). The maximum commutation delay (Comdelim delay) is then half this value.

| The actual delay will be:                |     |
|------------------------------------------|-----|
| $\Delta Zc = value \times step + Offset$ | (4) |
| ComdelimDelay = $\frac{\Delta Zc}{2}$    | (5) |

Value is the decimal representation of the binary code programmed in the 11-bit register.

| Step = $\frac{2^{LSB}}{internalSpindleClock}$ | (6) |
|-----------------------------------------------|-----|
| Offset =<br><u>internalSpindleClock</u>       | (7) |

(we have to add this offset because bits 0 and 1 are set internally to logic 1 by design).

$$maximum\Delta Zc = \frac{2^{(MSB+1)} - 1}{internalSpindleClock}$$
(8)

$$elay = \frac{2^{(MSB)} - \frac{1}{2}}{internalSpindleClock}$$
(9)

Table 9Delay used for TIMER 2

maximumComdelimD

| DELAY    | LSB | MSB | BITS |
|----------|-----|-----|------|
| Comdelim | 2   | 12  | 11   |

Table 10 Numerical application with  $f_{CLOCK} = 30 \text{ MHz}$ 

|                   |              | CLOCKOUT/PRESCALER                  |              |              |                                     |              |              |                                     |              |              |                                      |              |
|-------------------|--------------|-------------------------------------|--------------|--------------|-------------------------------------|--------------|--------------|-------------------------------------|--------------|--------------|--------------------------------------|--------------|
| DELAYS            |              | <sup>1</sup> ⁄16 <sup>f</sup> сlock |              |              | <sup>1</sup> / <sub>32</sub> fclocк |              |              | <sup>1</sup> ∕ <sub>64</sub> fclock |              |              | <sup>1</sup> / <sub>128</sub> fсlocк | -            |
|                   | STEP<br>(μs) | OFFSET<br>(μs)                      | MAX.<br>(ms) | STEP<br>(μs) | OFFSET<br>(μs)                      | MAX.<br>(ms) | STEP<br>(μs) | OFFSET<br>(μs)                      | MAX.<br>(ms) | STEP<br>(μs) | OFFSET<br>(μs)                       | MAX.<br>(ms) |
| ΔZc               | 2.13         | 1.6                                 | 4.37         | 4.27         | 3.2                                 | 8.74         | 8.53         | 6.4                                 | 17.48        | 17.1         | 12.8                                 | 35           |
| Comdelim<br>delay | 1.07         | 0.8                                 | 2.18         | 2.13         | 1.6                                 | 4.37         | 4.27         | 3.2                                 | 8.74         | 8.53         | 6.4                                  | 17.48        |

The commutation delay counter, which starts counting at a zero crossing, has two operating modes:

- In the adaptive mode, the next zero crossing is detected before the commutation delay counter has reached its
  programmed value. In this mode, the next commutation will occur at the measured t<sub>Zcross</sub> divided by 2 after the last
  zero crossing.
- In the forced mode, the next zero crossing is detected after the commutation delay counter reaches its programmed value. In this mode, the counter is stopped and the commutation logic block waits until the next zero crossing occurs. After it occurs, the next commutation will be forced at the programmed commutation delay divided by 2.

### 8.4 10-bit ADC with 7 analog inputs

The ADC is a signed 10-bit converter which uses the successive approximation conversion technique. The overall accuracy is 2% absolute error not including contribution of the reference voltage and guaranteed monotonicity.

#### 8.4.1 INPUT CHANNELS

7 analog input channels can be sampled and converted:

- Channel 0: conversion of the op-amp A2 output
- Channel 1: conversion of the op-amp A1 output
- Channel 2: conversion of the VCM sense amplifier output
- Channel 3: conversion of an analog external signal
- Channel 4: conversion of the temperature monitor + temperature shutdown signal
- Channel 5: conversion of an analog external signal
- Channel 6: conversion of an internal signal, controlling analog supply voltage over two ranges.

### OM5193H

Channels 0 and 1 can be used as external inputs by deactivating the 2 stand-alone op-amps A1 and A2 (op-amps are put in sleep mode), that means by putting register#0 (9) at logic 1.

The ADC does not include input filtering. If this is required in the application then it must be implemented externally.

#### 8.4.2 INPUT RANGES

Two analog input ranges are possible: either between 1.5 and 3.5 V or between 0 and 5 V. The input range is selected with register#0 (6):

- Register#0 (6) = 0: means input analog value between 1.5 and 3.5 V
- Register#0 (6) = 1: means input analog value between 0 and 5 V.

| Table 11 | Input analog | voltage and | corresponding | output code |
|----------|--------------|-------------|---------------|-------------|
|----------|--------------|-------------|---------------|-------------|

| BIT                  | MIN. OUTPUT = 200H          | MIDDLE OUTPUT = 000H       | MAX. OUTPUT = 1FFH          |
|----------------------|-----------------------------|----------------------------|-----------------------------|
| register#0 (6) = $0$ | minimum input value = 1.5 V | middle input value = 2.5 V | maximum input value = 3.5 V |
| register#0 (6) = 1   | minimum input value = 0 V   | middle input value = 2.5 V | maximum input value = 5 V   |

#### 8.4.3 CONVERSION MODES

Three different conversion modes are possible depending on the states of register#0 (7) and register#0 (8):

• Auto conversion and input channel auto incrementation mode.

This mode is obtained with register#0 (7) = 1 and register#0 (8) = 1. The conversion sequence works as follows: the first A/D conversion is started by writing to serial port register#0. The address of the channel is decoded from the three LSBs in register#0 [2 to 0]. Then the OM5193H selects the addressed analog channel, samples and holds the analog input and starts the analog to digital conversion. The conversion result is obtained by reading the serial port register#0. Register#0 (10) provides the status of the conversion: it is set to 0 as long as the conversion is running and indicates that the low 10 bits of register#0 are invalid. Register#0 (10) going HIGH means the conversion is complete and guarantees the validity of the data in register#0 [9 to 0]. • Auto conversion on the same channel.

This input channel automatic incrementation option can be deactivated by setting register#0 (8) to logic 0 with register#0 (7) at logic 1. So the behaviour of the ADC is the same as explained above, except that all the conversions are made on the channel specified by the last write access on register#0.

• Single conversion mode.

The automatic conversion mode can also be deactivated by setting register#0 (7) to logic 0. In this mode, a write access on register#0 will start a conversion on the specified channel and a read access will not launch any other conversion.

#### 8.4.4 PROGRAMMING REGISTER#0

#### Table 12 Writing register#0

| BIT | DEFAULT VALUES | NAME                    | DESCRIPTION                                                                                                             |
|-----|----------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------|
| 0   |                | ADC MUX address; note 1 | ADC MUX address 0                                                                                                       |
| 1   |                |                         | ADC MUX address 1                                                                                                       |
| 2   |                |                         | ADC MUX address 2                                                                                                       |
| 3   |                | not used                |                                                                                                                         |
| 4   |                | not used                | should be at logic 0 under normal operating<br>conditions                                                               |
| 5   | 0              | testMode_N              | dedicated for test purposes of the DAC in ADC or<br>DAC mode; should be at logic 0 under normal<br>operating conditions |
| 6   | 0              | rangeSelect             | selects the analog input range of the ADC:<br>0 = range 1.5 to 3.5 V<br>1 = range 0 to 5 V                              |
| 7   | 0              | autoConvSelect          | selects the automatic conversion option; see details in Table 13                                                        |
| 8   | 0              | incrementChannel        | selects the automatic channel increment option; see details in Table 13                                                 |
| 9   | 0              | opampSelect_N           | selects the stand-alone op-amps:                                                                                        |
|     |                |                         | 0 = op-amps activated                                                                                                   |
|     |                |                         | 1 = op-amps deactivated                                                                                                 |
| 10  |                | not used                |                                                                                                                         |
| 11  |                | not used                |                                                                                                                         |

#### Note

- a) ADC MUX address = 000: channel 0 selected;
- b) ADC MUX address = 001: channel 1 selected;
- c) ADC MUX address = 010: channel 2 selected;
- d) ADC MUX address = 011: channel 3 selected;
- e) ADC MUX address = 100: channel 4 selected;
- f) ADC MUX address = 101: channel 5 selected;
- g) ADC MUX address = 110: channel 6 selected;
- h) ADC MUX address = 111 is an illegal address. No analog input will be selected if a conversion is asked in this channel and the ADC will convert a random analog value.

For a correct initialization of the converter just after power up, when POR is HIGH (before using the ADC or the DAC), the register#0 has to be programmed as follows: write 020H and then write 000H. A read of register#0 between the 2 write accesses is not necessary.

<sup>1.</sup> Possible addresses:

### OM5193H

Table 13 Truth table for bits 7 and 8 on register#0 in write mode; conversion mode options; note 1

| autoConvSelect<br>REGISTER#0 (7) | incrementChannel<br>REGISTER#0 (8) | DESCRIPTION                                                                                                                                |
|----------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 0                                | 0                                  | Default state: no auto channel incrementation, no A/D conversion started automatically after each read of the result.                      |
| 1                                | 0                                  | Starts automatically an A/D conversion on the same channel (no channel incrementation) after each read of the result.                      |
| 1                                | 1                                  | Starts automatically an A/D conversion on the next channel (increment the channel by 1) after each read of the result.                     |
| 0                                | 1                                  | No auto channel incrementation, no A/D conversion started automatically after each read of the result (similar to the default state '00'). |

#### Note

1. The autoConvSelect bit has priority over the incrementChannel bit.

8.4.5 CONVERTER CLOCK FREQUENCY VALUES

The ADC internal clock named converterClock can have two different frequency values by programming register#6 (11) (bit highClock\_N):

Register#6 (11) = 1: means converterClock = Master clock (f<sub>CLOCK</sub>) divided by 8 (clockDivider = 8)

Register#6 (11) = 0: means converterClock = Master clock (f<sub>CLOCK</sub>) divided by 4 (clockDivider = 4)

conversionTime =  $\frac{13 \times clockDivider}{f_{CLOCK}}$ 

(10)

 Table 14 Numerical application

| TIME            | MASTER CLOCK = 10 MHz |                  | MASTER CLC       | DCK = 20 MHz     | MASTER CLOCK = 30 MHz |                  |
|-----------------|-----------------------|------------------|------------------|------------------|-----------------------|------------------|
|                 | DIVISION<br>BY 8      | DIVISION<br>BY 4 | DIVISION<br>BY 8 | DIVISION<br>BY 4 | DIVISION<br>BY 8      | DIVISION<br>BY 4 |
| Conversion time | 10.4 μs               | 5.2 μs           | 5.2 μs           | 2.6 μs           | 3.4 μs                | 1.7 μs           |

### 8.5 10-bit VCM DAC

The VCM DAC is a signed 10-bit digital-to-analog convertor. It will start the conversion when register#2 is written. The lowest 10 bits contain the value to be converted.

 Table 15
 Input code and corresponding output analog voltage

| INPUT CODE | OUTPUT VOLTAGE |  |  |
|------------|----------------|--|--|
| 200H       | 1.5 V          |  |  |
| 000H       | 2.5 V          |  |  |
| 1FFH       | 3.5 V          |  |  |

The overall accuracy is 2% absolute error not including the contribution of the reference voltage and guaranteed monotonicity.

#### 8.6 Reference voltage

 $V_{ref2V5}$  is a 2.5 V bandgap reference used as the reference voltage for the VCM circuit. Stable voltages of 1.5 and 3.5 V are generated from the 2.5 V reference and used as reference voltages for the VCM DAC and for the ADC. The 1.5 and 3.5 V voltages are only available inside the IC and are not connected to external pins.

#### 8.7 Stand-alone op-amps

This block is composed of two low-offset stand-alone op-amps (A1 and A2) with outputs connected to the ADC channels 0 and 1.

The stand-alone op-amps can be deactivated if they are not used in the application. When deactivated, they are put in sleep mode and outputs are in high-impedance. In that case, ADC channels 0 and 1 can be used as input signals. The op-amps are controlled by writing to the serial port on register#0 (9); bit opampSelect\_N:

Register#0 (9) = 0: means the op-amps are selected and put in normal mode

Register#0 (9) = 1: means the op-amps are not selected and put in sleep mode.

#### 8.8 Analog switch

This block is composed of a 2 input analog multiplexer used to select the seek mode or the track-following mode.

It is controlled by writing to serial port register#1 (9); bit seek/trackfw:

Register#1 (9) = 0: means input SEEKSELECT is selected and connected to VCMIN

Register#1 (9) = 1: means input TRACKFWSELECT is selected and connected to VCMIN.

#### 8.9 Charge pump voltage

The charge pump voltage circuit (voltage doubler) generates a power supply voltage higher than  $V_{DDA2}$  (12 V) power supply. This voltage is used to:

- Drive the upper N-channel FETs of the power stages
- Drive an optional external FET (see Section 8.18)
- Set a voltage independent of the power supply and temperature for the functions BRAKEPOWER and BRAKEDELAY.

Two external capacitors are used to generate the higher voltage on pin CAPY. The capacitor between BSTCP1 and BSTCP2 is charged and discharged with a frequency, which is a function of the charge pump output current and an internal oscillator frequency. The voltage on pin CAPY is typically 19.2 V. Figure 10 illustrates the charge pump block diagram.



### 8.10 Spindle driver

The spindle block contains both the low-side and high-side drivers configured as a H-bridge for a 3-phase DC brushless, sensorless motor. In each of the six possible states, two outputs are active, one sourcing current and one sinking current. The third output presents a high impedance to the motor which enables measurement of the BEMF in the corresponding motor coil. The BEMF zero crossing comparator outputs (xCROSS) are processed by the commutation logic circuit to calculate the correct moment for the next commutation, so the change to the next output state. The commutation logic circuit provides proper commutation commands for the spindle drivers thus ensuring the rotation of the motor. The commutation logic circuit also controls the spindle motor driver during start-up (no reverse rotation).

The spindle should be set in the high-impedance mode (see Table 16) between the sleep mode (brake-after-park mode) and the normal running mode. Register#1 should be programmed as follows:

- Write 00x001x11010 to activate the manual mode during typically less than 1 ms (time discharge of low-side power FETs)
- Write 00x001x01xxx to activate the automatic running mode. The 'x' states concern the seek or track-following mode register#1 (9) and the spindle prescaler value used on the application register#1 (5). Their states are specific to the application needs.

The ZCROSS signal is a combination of the xCROSS signals. It can be used by the microcontroller as a tacho information for the spindle speed control loop.

The external SPCC signal is used to control the spindle current. The external SPCCOUT capacitor is connected to the spindle current control amplifier to ensure the stability of the spindle current control loop.

The short-circuit brake mode is entered if power-down, thermal shutdown or sleep mode occurs.

A Miller network is used to obtain soft switching on the low-side and high-side drivers.

The slew rate of the driver stage that is switched-off can be controlled by means of a resistor connected to the pins SLEW and GND. The slew rate is calculated using the following equation:

$$SR = \frac{3 \ \mu A + \frac{2.55}{4 \times (1 \ k\Omega + R_{SLEW})}}{20 \ \rho F}$$
(11)

### OM5193H

 $R_{SLEW}$  is in  $\Omega$  and SR in V/s. Without a resistor, SR is typical 0.15 V/µs and with a resistor of 90 k $\Omega$ , the typical value is 0.5 V/µs. The maximum slew rate depends on the limit for stability of the spindle loop.

The spindle current  $I_{SPRUN}$  is sensed by an external resistor  $R_{SPSENSE}$  connected to a sense amplifier providing the internal signal SPOUT. The gain  $G_v$  of the sense amplifier is typical 10.

$$V_{\text{SPOUT}} = G_{v} \times R_{\text{SPSENSE}} \times I_{\text{SPRUN}}$$
(12)  
=  $G_{v} \times V_{\text{SPSENSEH}}$ 

The transconductance gain of the spindle loop is given by the following equation:

$$g_{s} = \frac{I_{SPRUN}}{V_{SPOUT}} = \frac{1}{R_{SPSENSE}} \times \frac{V_{SPSENSEH}}{V_{SPOUT}}$$
(13)  
$$= \frac{1}{R_{SPSENSE} \times G_{v}}$$

The control amplifier differentiates the control signal on pin SPCC from the signal SPOUT. A 0.25 V offset is subtracted from the input voltage on pin SPCC to ensure that the current command includes the zero current. With the spindle loop closed, the voltage SPOUT is given by the following equation:

$$V_{\text{SPOUT}} = V_{\text{SPCC}} - V_{\text{OFFSET}}$$
(14)

The control signal V<sub>CONTROL</sub> provided by the control amplifier is then applied to the spindle drivers. The spindle drivers control the voltage on the gate of the low-side power drivers. One of the three high-side drivers is fully on. The charge pump voltage is applied to the gate. One of the three low-side drivers is controlled by the control amplifier. Purpose is to adjust the voltage on the gate to adjust the total output resistance  $R_{ds(on)}$  at the specified running current.

The current in the spindle loop is given by the following formula:

$$I_{SPRUN} = g_s \times (V_{SPCC} - V_{OFFSET})$$
(15)

With  $R_{SPSENSE} = 0.25 \Omega$ :

$$I_{SPRUN} = 0.4 \times (V_{SPCC} - 0.25)$$
 (16)

The maximum start-up current is  $I_{SPRUN} = 1.9$  A with SPCC signal at 5 V.

Figure 11 illustrates the spindle current control loop.



Table 16 and Fig.12 illustrate the relationship between the commutation signals and the associated output drivers and output comparators.

| СОМА | СОМВ | СОМС | ΜΟΤΑ               | МОТВ               | мотс               | STATE                  |
|------|------|------|--------------------|--------------------|--------------------|------------------------|
| 0    | 0    | 0    | LOW                | HIGH               | float              | 1                      |
| 1    | 0    | 0    | LOW                | float              | HIGH               | 2                      |
| 1    | 1    | 0    | float              | LOW                | HIGH               | 3                      |
| 1    | 1    | 1    | HIGH               | LOW                | float              | 4                      |
| 0    | 1    | 1    | HIGH               | float              | LOW                | 5                      |
| 0    | 0    | 1    | float              | HIGH               | LOW                | 6                      |
| 1    | 0    | 1    | F_L <sup>(1)</sup> | F_L <sup>(1)</sup> | F_L <sup>(1)</sup> | SLEEP                  |
| 0    | 1    | 0    | float              | float              | float              | Spindle high-impedance |

Table 16 Input commutations to output drivers

### Note

1. F\_L is for float-and-then-LOW (brake-after-park mode).



### 8.11 VCM driver

The VCM driver is a linear, class AB amplifier with both low-side and high-side drivers configured as an H-bridge.

The zero-current reference voltage for the VCM loop is internally set at 2.5 V. The sense resistor  $R_{VCMSENSE}$  enables the VCM current ( $I_{VCMRUN}$ ) to be measured through the sense amplifier. The gain  $G_v$  of the sense amplifier is typically 4. The output voltage ( $V_{sout}$ ) on pin ADC[2]/SOUT is given by the following equation:

 $V_{sout} = G_v \times R_{VCMSENSE} \times I_{VCMRUN} + V_{ref2V5}$ 

 $= G_v \times (V_{VCMSENSEH} - V_{VCMSENSEL}) + V_{ref2V5}$ 

Figure 13 presents the VCM sense amplifier.

OM5193H

(17)



The error amplifier (see Fig.14) compares the DACOUT input command and the output signal  $V_{sout}$  of the sense amplifier to generate the control voltage of the power drivers.

$$\frac{V_{ref2V5} - V_{DACOUT}}{R_i} = \frac{V_{sout} - V_{ref2V5}}{R_o} = \frac{G_v \times R_{VCMSENSE} \times I_{VCMRUN}}{R_o}$$
(18)



Finally, the transconductance gain of the VCM loop is given by the following equation:

$$g_{v} = \frac{I_{VCMRUN}}{V_{ref2V5} - V_{DACOUT}} = \frac{R_{o}}{R_{i}} \times \frac{1}{G_{v} \times R_{VCMSENSE}}$$
(19)

The VCM loop gain is set through external resistors. The seek (high gain) or the track-following (low gain) mode is controlled with the serial bus. Purpose is to set the appropriate gain by selecting the R<sub>i</sub> resistor through the low impedance analog 2 input switch.



#### 8.12 Park the VCM

A VCM park sequence is initiated any time a power-down, a thermal shutdown and/or a sleep mode situation occurs. The fault signal (FAULT) initiates the VCM park sequence.

This secure function is accomplished even in case of power loss. In this case, the energy provided by the rectified BEMF of the spindle motor coils is used to supply the park circuit and park the heads above a landing area. Otherwise, the energy is provided by the  $V_{DDA2}$  power supply through an external diode or power FET.

To accomplish this function, the spindle power stage is automatically set in a high-impedance mode. The NIVCM low-side power driver is fully on while the remaining power drivers of the VCM power stage are off.

The current flowing in the PARKVOLT resistor sets the voltage on the PARKVOLT pin. The voltage across the VCM load is internally regulated by the voltage on the PARKVOLT pin. An internal circuit clamps the voltage on PARKVOLT at  $3V_{BE}$ . Without resistor, the voltage on PARKVOLT is  $3V_{BE}$ . The park current  $I_{coilpark}$  is applied to the VCM coil. The  $I_{coilpark}$  park current is given by the following equation:

$$I_{coilpark} = \frac{V_{PARKVOLT}}{R_{VCMSENSE} + R_{coil} + R_{ds(on)(sink)}}$$
(20)

An RC network is connected to pin BRAKEDELAY. During the normal functioning, the voltage on the BRAKEDELAY pin is typically  $V_{BDC} = 12.55$  V. This value is independent of the power supply and the temperature. During park mode, the RC network discharges with a time constant  $\tau$ .

The park mode is activated as long as the voltage on the BRAKEDELAY pin is greater than the internal brake delay threshold voltage  $V_{BDT}$  of typically 2.2 V.

The  $t_{BDT}$  park time duration (or brake delay time duration) is set by the following equation:

$$t_{BDT} = \tau \times ln \left( \frac{V_{BDC}}{V_{BDT}} \right)$$
(21)

where

$$\tau = C_{BRAKED} \times R_{BRAKED}$$
(22)

 $C_{\text{BRAKED}}$  and  $R_{\text{BRAKED}}$  are respectively the capacitor and the resistor connected to the BRAKEDELAY pin.

Typically, with  $C_{BRAKED}$  = 330 nF and  $R_{BRAKED}$  = 650 k $\Omega$ ,  $t_{BDT}$  = 400 ms.

Figure 16 shows the equivalent park circuit.

1998 Nov 02

OM5193H

# Disk drive spindle and VCM with servo controller



### 8.13 Precharge the VCM

When the voltage on the BRAKEDELAY pin goes below the brake delay threshold voltage V<sub>BDT</sub>, the BRAKEDELAY pin is short-circuited to ground. While the brake mode is activated, the VCM outputs are precharged to V<sub>DDA1</sub> – V<sub>BE</sub> while pin VCMIN is short-circuited to ground.

This function precharges the external RC compensation network.

The NIVCM low-side power driver is set off during VCM precharge. This is convenient for actuators with a magnetic latch.

The park circuit is powered off during VCM precharge with the actuator latched.

OM5193H

### Disk drive spindle and VCM with servo controller



#### 8.14 Brake the motor

A spindle brake sequence is initiated any time a power-down, a thermal shutdown and/or a sleep mode situation occurs. The fault signal activates the brake-after-park sequence.

When the heads are parked, the motor has to be braked in order to guarantee heads reliability. During the brake sequence, the heads land on a dedicated area of the disk.

The OM5193H integrates a highly efficient, low cost brake circuit. It is guaranteed to be functional in case of power loss and thermal shutdown with a short time brake duration thus minimizing friction of the heads on the landing zone.

The energy stored by an external capacitor connected to the BRAKEPOWER pin supplies the brake circuit during the brake-after-park sequence.

The brake of the motor is accomplished by turning on the spindle low-side power components while high-side power drivers are off. This causes a short-circuit of the spindle motor coils and thus reversing the current and torque of the motor.

During normal operation, the voltage  $V_{BDC}$  on the BRAKEPOWER pin is typically  $V_{BDC}$  = 12.55 V. This value is independent of the power supply and the temperature. During the park sequence, the discharge of the BRAKEPOWER capacitor is set by an internal resistor, with or without an optional external resistor between BRAKEPOWER and BRAKEADJUST. The typical value of the internal resistor is 4 M $\Omega$ .

The brake sequence is started when the voltage on BRAKEDELAY goes below the brake delay threshold voltage  $V_{BDT}$  of 2.2 V. The gates of the three spindle low-side power drivers are charged by the energy stored in the BRAKEPOWER capacitor and thus braking the motor.

The OM5193H will stay in the brake-after-park mode until register#1 (3) bit run/stop is set to logic 1.

### OM5193H



The typical value for the BRAKEPOWER capacitor is 1  $\mu$ F. An optional resistance could be added between the BRAKEPOWER and BRAKEADJUST pins. The values of the capacitor and the resistor are depending on the application.

Without resistor, the BRAKEADJH pin must be connected to the BRAKEPOWER pin.

### 8.15 Power-on reset

The Power-On Reset (POR) circuit monitors the voltage level of both 5 and 12 V supply voltages as shown in Fig.19.

The  $\overrightarrow{\text{POR}}$  active LOW logic line is set HIGH following the 5 and 12 V supply voltage rise above a specified voltage threshold plus a hysteresis, and delayed by a time t<sub>C</sub> that is determined by the external CPOR capacitor.

This  $\overline{\text{POR}}$  output remains HIGH until either the 5 or 12 V supplies drop below their voltage threshold, at which point the POR output becomes LOW.

The C<sub>CPOR</sub> capacitor is charged with a typically 2.7  $\mu$ A current. The voltage on CPOR is compared to the POR circuit voltage reference of 2.55 V. The t<sub>C</sub> time is set by the following equation:

$$t_{\rm C} = \frac{C_{\rm CPOR} \times V_{\rm PORREF}}{I_{\rm CPOR}}$$
(23)

where  $V_{PORREF}$  = 2.55 V and  $I_{CPOR}$  = 2.5  $\mu A$  typically.

The value of the  $t_{\text{C}}$  time is set by the  $C_{\text{CPOR}}$  capacitor value.

OM5193H



The values of the 5 and 12 V supply threshold voltages can be adjusted by adding external bridge resistors respectively on the CHK5 and CHK12 pins. Internally, the CHK5 and CHK12 pins are designed as described in Fig.20.



A glitch monitor prevents premature POR signals due to voltage spikes on power supplies. An external capacitor has to be connected to the CHK5 and CHK12 pins to filter the noise on CHK5 and CHK12 pins caused by spikes on the power supplies; see Fig.21.

OM5193H

### Disk drive spindle and VCM with servo controller



During a power-down situation, the POR circuit must not only generate an output POR signal, but must also activate the brake-after-park sequence. In doing so, the VCM driver draws power from the BEMF of the motor coils through the clamp line during spin-down, and uses this power to bias the VCM against one of the hard stops of the actuator. This prevents the heads from landing on data zones.

POR also controls the digital part of the chip.

When  $\overline{\text{POR}}$  is LOW, the chip is automatically set in the brake-after-park mode.

When POR goes HIGH, the digital section is initialized forcing the brake-after-park sequence until a normal start is asked (by writing on register#1).

POR is considered as an asynchronous signal for the digital part and default values are loaded when POR goes HIGH. Default values for register#0 and register#1 are shown in Section "Commutation and sleep mode" (see also Table 5) and in Section "10-bit ADC with 7 analog inputs" (see also Table 12).

If default values have to be loaded when  $\overline{\text{POR}}$  is LOW, at least one clock pulse is needed to load the registers with default values.

Product specification

### Disk drive spindle and VCM with servo controller

OM5193H



#### 8.16 Thermal monitor and shutdown

The OM5193H is provided with both a temperature monitor and a thermal shutdown circuit.

The device is protected against over-temperature by the thermal shutdown circuit. When the temperature of the chip exceeds 150 °C, the device is automatically set to the brake-after-park mode. Furthermore, the voltage V<sub>temp</sub> on pin ADC[4]/TEMP goes HIGH. It remains in this mode until the temperature goes below the thermal shutdown temperature minus typically 10 °C.

During the normal operation, the signal  $V_{temp}$  provides a voltage as a function of the chip temperature. The equation of the voltage versus the temperature is the following:

$$V_{temp} = 7.05 \times 10^{-3} \times T_j (^{\circ}C) + 1.995$$
 (24)

Figure 23 presents the voltage  $V_{temp}$  on pin ADC[4]/TEMP during normal operation and the voltage on thermal shutdown with hysteresis.



#### Product specification

# Disk drive spindle and VCM with servo controller

The pin ADC[4]/TEMP is internally connected to channel 4 of the ADC. The data can be read and processed by the microcontroller to control the temperature of the device during the spindle start-up sequence and normal operation and to create an early high-temperature warning.

### 8.17 Power supply isolation

In case of power-down, the brake-after-park sequence must be supplied from the motor BEMF and the energy stored in the CLAMP capacitor. When the supply voltage for the spindle and the VCM is directly connected to the  $V_{DDA2}$ , the energy from the motor BEMF and the CLAMP capacitor will be lost in the V supply system instead that it is used for brake-after-park sequence. Therefore, the motor and VCM supply must be isolated from the  $V_{DDA2}$ . This can be done by means of a diode or a power FET between  $V_{DDA2}$  and the power supply line for the spindle and the VCM.

### 8.17.1 EXTERNAL ISOLATION DIODE

A diode can be used when the motor current and the VCM current are low and the voltage drop over the diode does not limit the supply voltage range of the motor and the VCM. The diode can be either a normal diode or a Schottky diode. The type and electrical properties of the diode are determined by the load characteristics.

### 8.17.2 EXTERNAL POWER FET

For higher current applications, the diode can be replaced by a N-channel FET. The OM5193H contains an output to drive this N-channel FET. To prevent the brake and park currents from flowing back to  $V_{DDA2}$ , the source of the FET must be connected to  $V_{DDA2}$  and the drain to the CLAMP line. In this case, the back-gate diode of the FET is reverse biased.

The gate is connected to the SWITCHGATE pin. During normal operation, the voltage on the SWITCHGATE pin is about 19 V and the isolation transistor is conducting. When the brake-after-park sequence is activated, the gate is short-circuited to ground. The recirculation diode is used to isolate the power supply from the power stages.

### 8.18 Thermal behaviour

The OM5193H uses a dedicated leadframe to effectively drain the heat from the chip. Therefore 18 pins are connected to the leadframe and called HEATSINK.

These pins must be short-circuited together and connected to a large dissipating copper area on the printed-circuit board. The copper area has to be as thick as possible. The thermal resistance can also be decreased by placing the device close to a mounting screw used to fasten the printed-circuit board to the bare casting assembly.

Paths used to connect the power stages to the external components, ground and  $V_{DDA2}$  must be as large as possible to guarantee a minimal extra thermal resistance and a higher current capability.
#### 9 LIMITING VALUES

In accordance with the Absolute Maximum System (IEC 134); note 1

| SYMBOL                 | PARAMETER                                           | MIN. | MAX.  | UNIT |
|------------------------|-----------------------------------------------------|------|-------|------|
| V <sub>DDA1</sub>      | 5 V analog supply voltage                           | -0.3 | +6    | V    |
| V <sub>DDD</sub>       | 5 V digital supply voltage                          | -0.3 | +6    | V    |
| V <sub>DDA2</sub>      | 12 V analog supply voltage                          | -0.3 | +13.5 | V    |
| V <sub>DDA2POWER</sub> |                                                     |      |       |      |
| V <sub>MOTA</sub>      | output voltage                                      | -0.3 | +18   | V    |
| V <sub>MOTB</sub>      |                                                     |      |       |      |
| V <sub>MOTC</sub>      |                                                     |      |       |      |
| V <sub>NIVCM</sub>     | output voltage                                      | -0.7 | +18   | V    |
| VIVCM                  |                                                     |      |       |      |
| V <sub>UB</sub>        | voltage on pins BSTCP1, BSTCP2, CAPY and SWITCHGATE | -0.3 | +20.5 | V    |
| V <sub>es</sub>        | ESD Human Body Model                                | _    | 2000  | V    |
|                        | except for BRAKEDELAY                               | _    | 500   | V    |
|                        | except for BRAKEPOWER                               | _    | 1500  | V    |
|                        | ESD Machine Model                                   | -    | 200   | V    |
| T <sub>amb</sub>       | operating ambient temperature                       | 0    | 70    | °C   |
| T <sub>stg</sub>       | storage temperature                                 | -55  | +125  | °C   |
| Tj                     | junction temperature                                | -    | 150   | °C   |

Note

1. Stressing beyond these levels may cause permanent damage to the device. This is a stress rating only and functional operation of the device under this condition is not implied.

- a) OVS: one pin stressed by sample; square pulse time duration = 1 s, maximum current = 1 A.
- b) ESD Human Body Model: JEDEC specification EIA/JESD22-A114 February 1996.
- c) ESD Machine Model: JEDEC specification JC-14.1 July 07 1995.

#### 10 HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

#### **11 THERMAL CHARACTERISTICS**

| SYMBOL               | PARAMETER                                   | CONDITIONS | VALUE | UNIT |
|----------------------|---------------------------------------------|------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | note 1     | 26    | K/W  |

### Note

1. This is obtained with a thermally enhanced printed-circuit board tied to the bare casting assembly.

### Product specification

## OM5193H

### 12 CHARACTERISTICS

| SYMBOL                  | PARAMETER                  | CONDITIONS                                                         | MIN. | TYP. | MAX. | UNIT            |
|-------------------------|----------------------------|--------------------------------------------------------------------|------|------|------|-----------------|
| Supply; note            | 1                          |                                                                    | •    |      |      |                 |
| V <sub>DDA1</sub>       | 5 V analog supply voltage  |                                                                    | 4.5  | 5.0  | 5.5  | V               |
| V <sub>DDD</sub>        | 5 V digital supply voltage |                                                                    | 4.5  | 5.0  | 5.5  | V               |
| V <sub>DDA2</sub>       | 12 V analog supply voltage |                                                                    | 10.8 | 12.0 | 13.2 | V               |
| V <sub>DDA2POWER</sub>  | 12 V analog supply voltage |                                                                    | 10.8 | 12.0 | 13.2 | V               |
| I <sub>DDD</sub>        | 5 V supply current         | normal mode                                                        | -    | 40   | 70   | mA              |
|                         |                            | stand-alone op-amps<br>deactivated                                 | -    | 25   | 55   | mA              |
|                         |                            | sleep mode                                                         | -    | 1    | 3    | mA              |
| I <sub>DDA2</sub>       | 12 V supply current        | normal mode                                                        | -    | 15   | 25   | mA              |
|                         |                            | sleep mode                                                         | -    | 1.5  | 5    | mA              |
| POWER BIAS VO           | OLTAGE                     |                                                                    |      |      |      |                 |
| I <sub>L(PWRBIAS)</sub> | power bias leakage current | V <sub>PWRBIAS</sub> = 20.5 V                                      | -    | -    | 200  | nA              |
| Servo contro            | ; note 2                   |                                                                    | 1    |      |      |                 |
| 7 CHANNEL 10-           | BIT ADC                    |                                                                    |      |      |      |                 |
| RES <sub>ADC</sub>      | resolution                 | note 3                                                             | _    | 10   | _    | bits            |
| tCONV                   | conversion time            | including the sample and<br>hold time; relative to<br>CLOCK signal |      |      |      |                 |
|                         |                            | register#6 (11) = 0                                                | _    | -    | 104  | clock<br>cycles |
|                         |                            | register#6 (11) = 1                                                | _    | -    | 52   | clock<br>cycles |
| VI                      | input voltage              | register#0 (6) = 0;<br>V <sub>ref2V5</sub> = 2.5 V                 | 1.5  | -    | 3.5  | V               |
|                         |                            | register#0 (6) = 1;<br>V <sub>ref2V5</sub> = 2.5 V                 | 0    | -    | 5    | V               |
| OFF <sub>MID</sub>      | offsets for middle code    | analog input at V <sub>ref2V5</sub>                                |      |      |      |                 |
|                         |                            | 1.5 to 3.5 V range                                                 | -5   | -    | +5   | LSB             |
|                         |                            | 0 to 5 V range                                                     | -7   | -    | +7   | LSB             |
| E <sub>i(max)</sub>     | input error for            | relative to 1.4V <sub>I</sub> at 00H                               |      |      |      |                 |
|                         | maximum code               | 1.5 to 3.5 V range                                                 | -40  | -    | +40  | mV              |
|                         |                            | 0 to 5 V range                                                     | -80  |      | +80  | mV              |
| E <sub>i(min)</sub>     | input error for minimum    | relative to 0.6V <sub>I</sub> at 00H                               |      |      |      |                 |
|                         | code                       | 1.5 to 3.5 V range                                                 | -40  | -    | +40  | mV              |
|                         |                            | 0 to 5 V range                                                     | -80  | _    | +80  | mV              |

| SYMBOL               | PARAMETER                      | CONDITIONS                                                                                                                                                      | MIN.                | TYP.       | MAX.                | UNIT   |
|----------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|---------------------|--------|
| INL                  | end-point integral non-        | note 4                                                                                                                                                          |                     |            |                     |        |
|                      | linearity                      | 1.5 to 3.5 V range                                                                                                                                              | -4                  | _          | +4                  | LSB    |
|                      |                                | 0 to 5 V range                                                                                                                                                  | -8                  | -          | +8                  | LSB    |
| DNL                  | differential non-linearity     | monotonic; no missing<br>codes; for both ranges;<br>note 4                                                                                                      | -1                  | -          | +1                  | LSB    |
| CODE <sub>C6</sub>   | code value on<br>channel 6     | <sup>1</sup> / <sub>2</sub> V <sub>DDA1</sub> (internal analog<br>value) is sampled and<br>converted in this channel                                            | -190                | -          | +190                | LSB    |
| E <sub>C6</sub>      | code error on<br>channel 6     | represents the<br>difference between an<br>external <sup>1</sup> / <sub>2</sub> V <sub>DDA1</sub><br>conversion result and a<br>conversion made in<br>channel 6 | -30                 | -          | 0                   | LSB    |
| E <sub>tot</sub>     | absolute error                 | includes integral<br>non-linearity, offset and<br>gain error                                                                                                    | -                   | -          | 2                   | %      |
| R <sub>i</sub>       | input resistance               | 0 to 5 V range;<br>notes 5 and 6                                                                                                                                | 40                  | 50         | 60                  | kΩ     |
| C <sub>i</sub>       | input capacitance              | 1.5 to 3.5 V range;<br>note 6                                                                                                                                   | -                   | 20         | 25                  | pF     |
| тс                   | temperature coefficient        | combined temperature<br>coefficient of gain error,<br>integral non-linearity<br>and offset                                                                      |                     |            |                     |        |
|                      |                                | T > 25 °C                                                                                                                                                       | 0                   | _          | 0.05                | LSB/°C |
|                      |                                | T < 25 °C                                                                                                                                                       | -0.05               | _          | 0                   | LSB/°C |
| CC <sub>MATCH</sub>  | channel-to-channel<br>matching | the same analog voltage<br>is applied in each<br>channel; note 6                                                                                                | -                   | -          | 1                   | LSB    |
| $\alpha_{ct}$        | crosstalk attenuation          | f <sub>i</sub> = 1 MHz; note 7                                                                                                                                  | 66                  | -          | -                   | dB     |
| PSRR                 | power supply rejection ratio   | note 6                                                                                                                                                          | 50                  | -          | -                   | dB     |
| 10-віт VCM D         | AC                             |                                                                                                                                                                 |                     |            |                     |        |
| RES <sub>DAC</sub>   | resolution                     |                                                                                                                                                                 | -                   | 10         | -                   | bits   |
| t <sub>st</sub>      | settling time                  | to within 0.5 LSB                                                                                                                                               | -                   | -          | 2.0                 | μs     |
| DR <sub>DAC</sub>    | dynamic range                  |                                                                                                                                                                 | 0.6V <sub>ref</sub> | 2.5 (±1.0) | 1.4V <sub>ref</sub> | V      |
| V <sub>OO(MID)</sub> | offsets for middle code        | measured at code 00H:<br>relative to V <sub>ref2V5</sub>                                                                                                        | -10                 | -          | +10                 | mV     |
| E <sub>o(max)</sub>  | maximum output error           | relative to 1.4V <sub>O</sub> at code 00H                                                                                                                       | -40                 | _          | +40                 | mV     |
| E <sub>o(min)</sub>  | minimum output error           | relative to 0.6V <sub>O</sub> at code 00H                                                                                                                       | -40                 | -          | +40                 | mV     |

| SYMBOL               | PARAMETER                                                 | CONDITIONS                                                                                  | MIN.  | TYP.  | MAX.  | UNIT  |
|----------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| V <sub>OO(max)</sub> | maximum output offset voltage                             | relative to V <sub>ref3V5(meas)</sub> ;<br>only tested on wafer                             | -10   | -     | +10   | mV    |
| V <sub>OO(min)</sub> | minimum output offset voltage                             | relative to V <sub>ref1V5(meas)</sub> ;<br>only tested on wafer                             | -10   | -     | +10   | mV    |
| INL                  | end-point integral non-linearity                          | note 4                                                                                      | -2    | -     | +2    | LSB   |
| DNL                  | differential non-linearity                                | guaranteed monotonic;<br>note 4                                                             | -1    | -     | +1    | LSB   |
| E <sub>tot</sub>     | absolute error                                            | includes integral<br>non-linearity, offset and<br>gain error                                | -     | -     | 2     | %     |
| тс                   | temperature<br>coefficient                                | combined temperature<br>coefficient of gain error,<br>integral non-linearity<br>and offset  |       |       |       |       |
|                      |                                                           | T > 25 °C                                                                                   | 0     | -     | 100   | mV/°C |
|                      |                                                           | T < 25 °C                                                                                   | -100  | -     | 0     | mV/°C |
| PSRR                 | power supply rejection ratio                              | note 6                                                                                      | 50    | -     | -     | dB    |
| REFERENCE VC         | DLTAGES                                                   |                                                                                             |       |       |       |       |
| V <sub>ref1V5</sub>  | 1.5 V reference output voltage                            | 0.6V <sub>ref2V5(meas)</sub> ;<br>only tested on wafer                                      | 1.414 | 1.504 | 1.596 | V     |
| V <sub>ref2V5</sub>  | 2.5 V reference output voltage                            | $-1 \text{ mA} \le I_{ref} \le 5 \text{ mA}$                                                | 2.397 | 2.507 | 2.617 | V     |
| V <sub>ref3V5</sub>  | 3.5 V reference output voltage                            | 1.4V <sub>ref2V5(meas)</sub> ;<br>only tested on wafer                                      | 3.332 | 3.510 | 3.690 | V     |
| G <sub>1V5</sub>     | value of the gain used to generate $V_{\text{ref1V5}}$    | V <sub>ref1V5(meas)</sub> divided by<br>V <sub>ref2V5(meas)</sub> ;<br>only tested on wafer | 0.59  | 0.6   | 0.61  | -     |
| G <sub>3V5</sub>     | value of the gain used to generate $V_{ref3V5}$           | V <sub>ref3V5(meas)</sub> divided by<br>V <sub>ref2V5(meas)</sub> ;<br>only tested on wafer | 1.39  | 1.4   | 1.41  | -     |
| ТС                   | temperature coefficient                                   | note 6                                                                                      | -     | -     | 200   | μV/°C |
| PSRR                 | power supply rejection ratio                              | note 6                                                                                      | -     | -     | 50    | dB    |
| CL                   | load capacitance                                          | note 6                                                                                      | 0.01  | -     | 0.1   | nF    |
| ANALOG SWITC         | H                                                         |                                                                                             |       | ·     |       |       |
| t <sub>sw</sub>      | switching time                                            | note 6                                                                                      | _     | _     | 0.5   | μs    |
| R <sub>ds(on)</sub>  | total output resistance<br>(source + sink +<br>isolation) | switch closed; value at 25 °C and nominal supply voltages                                   | -     | -     | 100   | Ω     |
| тс                   | temperature coefficient                                   | T > 25 °C                                                                                   | _     | _     | 0.3   | %/°C  |
|                      |                                                           | T < 25 °C                                                                                   | -     | _     | -0.3  | %/°C  |
| ۱L                   | off leakage current                                       |                                                                                             | _     | _     | 100   | nA    |

| SYMBOL               | PARAMETER                         | CONDITIONS                                                                        | MIN.                    | TYP. | MAX.                    | UNIT |
|----------------------|-----------------------------------|-----------------------------------------------------------------------------------|-------------------------|------|-------------------------|------|
| STAND-ALONE (        | DP-AMPS                           |                                                                                   | I                       | 1    |                         |      |
| VI                   | input voltage                     |                                                                                   | 1.4                     | _    | V <sub>DDA1</sub> - 0.5 | V    |
| I <sub>i(bias)</sub> | input bias current                |                                                                                   | -                       | _    | 1                       | μA   |
| V <sub>IO</sub>      | input offset voltage              | relative to V <sub>ref2V5</sub> value                                             | -10                     | _    | +10                     | mV   |
| I <sub>IO</sub>      | input offset current              | note 6                                                                            | -                       | _    | 100                     | nA   |
| Vo                   | output voltage                    | $R_L = 10 \text{ k}\Omega \text{ to } V_{ref2V5}$<br>level                        | 0.9                     | _    | V <sub>DDA1</sub> – 0.5 | V    |
| SR                   | slew rate                         | $R_L$ = 10 kΩ; $C_L$ = 20 pF                                                      | 5                       | _    | _                       | V/µs |
| GB                   | gain bandwidth product            |                                                                                   | 0.75                    | 1.0  | —                       | MHz  |
| G <sub>v(ol)</sub>   | open-loop voltage gain            | f = 1 kHz; $R_L$ = 10 k $\Omega$ ;<br>note 6                                      | 50                      | 60   | -                       | dB   |
| SVRR                 | supply voltage ripple rejection   | $f = 100 \text{ kHz}; R_L = 10 \text{ k}\Omega;$<br>C <sub>L</sub> < 20pF; note 6 | 60                      | 70   | -                       | dB   |
| t <sub>ON</sub>      | power-on time                     | after sleep mode                                                                  | -                       | _    | 1                       | μs   |
| CMRR                 | common mode<br>rejection ratio    | note 6                                                                            | 60                      | 70   | -                       | dB   |
| DIGITAL PINS         |                                   |                                                                                   |                         |      |                         |      |
| C <sub>BIPIN</sub>   | bidirectional pins<br>capacitance | CMOS level, high-drive,<br>output stage, 8 mA<br>3-state                          |                         |      |                         |      |
|                      |                                   | input capacitance                                                                 | -                       | 6    | -                       | pF   |
|                      |                                   | maximum output load                                                               | -                       | _    | 100                     | pF   |
| CINPIN               | input pins capacitance            | CMOS level, high-drive,<br>protection to V <sub>DDD</sub> and<br>DGND             | -                       | 5    | -                       | pF   |
| C <sub>OUTPIN</sub>  | output pins<br>capacitance        | 2 mA push-pull                                                                    | _                       | _    | 25                      | pF   |
| V <sub>IH</sub>      | HIGH-level input<br>voltage       |                                                                                   | 3                       | _    | -                       | V    |
| VIL                  | LOW-level input<br>voltage        |                                                                                   | _                       | _    | 0.8                     | V    |
| V <sub>OH</sub>      | HIGH-level output<br>voltage      | I <sub>O</sub> = 2 mA                                                             | V <sub>DDA1</sub> - 0.5 | _    | -                       | V    |
| V <sub>OL</sub>      | LOW-level output voltage          | I <sub>O</sub> = 2 mA                                                             | _                       | _    | 0.5                     | V    |
| Motor control        | ; note 1                          |                                                                                   |                         | :    |                         |      |
| General              |                                   |                                                                                   |                         |      |                         |      |
| Thermal prote        | ction: thermal shutdown           |                                                                                   |                         |      |                         |      |
| T <sub>sw(off)</sub> | switch-off temperature            | note 8                                                                            | 143                     | 150  | 157                     | °C   |
| hys <sub>T</sub>     | thermal hysteresis                | note 6                                                                            | _                       | 10   | 15                      | °C   |

| SYMBOL                    | PARAMETER                                | CONDITIONS                                | MIN. | TYP.  | MAX.                    | UNIT  |
|---------------------------|------------------------------------------|-------------------------------------------|------|-------|-------------------------|-------|
| Thermal moni              | itor                                     | 1                                         | 1    |       |                         |       |
| V <sub>O(LT)</sub>        | output voltage at low temperature        | T <sub>j</sub> = 25 °C                    | -    | 2.171 | -                       | V     |
| V <sub>O(HT)</sub>        | output voltage at high temperature       | T <sub>j</sub> = 150 °C                   | -    | 3.052 | -                       | V     |
| GT                        | temperature monitor thermal gain         | note 6                                    | 6.8  | 7.05  | 7.30                    | mV/°C |
| Charge pump               | generator: CAPY, BSTCP                   | 1 and BSTCP2                              |      |       |                         |       |
| V <sub>CP</sub>           | charge pump voltage                      | running mode                              | 18.2 | 19.2  | 20.2                    | V     |
| V <sub>SWITCHGATE</sub>   | switchgate voltage                       | running mode                              | 17.6 | 19    | 20                      | V     |
| POWER-ON RES              | SET                                      |                                           |      |       |                         |       |
| Power monito              | r comparators: CHK12 and                 | d CHK5                                    |      |       |                         |       |
| V <sub>th(12)</sub>       | 12 V threshold voltage                   | CHK12 open-circuit                        | 9.05 | 9.40  | 9.75                    | V     |
| V <sub>hys(12)</sub>      | hysteresis on V <sub>DDA2</sub>          |                                           | 80   | 115   | 150                     | mV    |
| V <sub>th(5)</sub>        | 5 V threshold voltage                    | CHK5 open-circuit                         | 4.2  | 4.3   | 4.4                     | V     |
| V <sub>hys(5)</sub>       | hysteresis on V <sub>DDD</sub>           |                                           | 35   | 50    | 70                      | mV    |
| R <sub>L12</sub>          | low internal bridge resistor on CHK12    | CHK12 short-circuited to 2.55 V           | 20   | 27.5  | 35                      | kΩ    |
| R <sub>H12</sub>          | high internal bridge resistor on CHK12   | CHK12 short-circuited to ground           | 60   | 80    | 100                     | kΩ    |
| R <sub>L5</sub>           | low internal bridge resistor on CHK5     | CHK5 short-circuited to V <sub>DDA1</sub> | 37   | 46    | 55                      | kΩ    |
| R <sub>H5</sub>           | high internal bridge<br>resistor on CHK5 | CHK5 short-circuited to ground            | 24   | 32    | 40                      | kΩ    |
| Power-on rese             | et generator: CPOR and P                 | OR                                        | •    |       |                         |       |
| V <sub>OL</sub>           | LOW-level output<br>voltage              | I <sub>OL</sub> = 1 mA                    | -    | -     | 0.5                     | V     |
| R <sub>pu</sub>           | pull-up resistor                         | POR short-circuited to ground             | 10   | 15    | 20                      | kΩ    |
| I <sub>CPOR(source)</sub> | source current for<br>CPOR               |                                           | -3.5 | -2.5  | -1.5                    | μA    |
| V <sub>th(CPOR)</sub>     | CPOR threshold voltage                   | functional test                           | -    | 2.55  | -                       | V     |
| SPINDLE DRIVE             | R                                        |                                           |      | ,     |                         |       |
| BEMF compa                | rators: ACROSS, BCROS                    | S and CCROSS                              |      |       |                         |       |
| V <sub>I(CM)</sub>        | common mode input<br>voltage             | running mode                              | -0.7 | -     | V <sub>DDA2</sub> + 0.7 | V     |
| I <sub>I(bias)</sub>      | input bias current                       | note 6                                    | -10  | _     | 0                       | μA    |
| ·                         |                                          | 1                                         | •    | - 1   | - 1                     |       |

| SYMBOL                      | PARAMETER                                                 | CONDITIONS                                                 | MIN.                    | TYP. | MAX. | UNIT   |
|-----------------------------|-----------------------------------------------------------|------------------------------------------------------------|-------------------------|------|------|--------|
| V <sub>sw(comp)</sub>       | comparator switching level                                | only tested on wafer                                       | -20                     | _    | +20  | mV     |
| V <sub>sw(tol)</sub>        | tolerance on the<br>comparator switching<br>level         | only tested on wafer                                       | -3                      | -    | +3   | mV     |
| $\Delta V_{sw}$             | variation in comparator<br>switching levels for one<br>IC | note 6                                                     | -4.2                    | -    | +4.2 | mV     |
| V <sub>i(hys)</sub>         | input voltage<br>hysteresis                               | note 6                                                     | -                       | 0.5  | -    | mV     |
| V <sub>OL</sub>             | LOW-level output voltage                                  | sink current = $-40 \ \mu$ A;<br>only tested on wafer      | -                       | _    | 0.45 | V      |
| V <sub>OH</sub>             | HIGH-level output voltage                                 | source current = 40 $\mu$ A;<br>only tested on wafer       | V <sub>DDA1</sub> - 0.5 | _    | -    | V      |
| Output drivers              | : MOTA, MOTB and MOT                                      | 0                                                          |                         |      |      |        |
| R <sub>ds(on)(source)</sub> | (on)(source) high-side driver output resistance           | I <sub>O</sub> = 1.0 A at<br>T <sub>amb</sub> = 25 °C      | -                       | 0.36 | 0.45 | Ω      |
|                             |                                                           | I <sub>O</sub> = 1.0 A at<br>T <sub>amb</sub> = 125 °C     | -                       | 0.56 | 0.65 | Ω      |
| R <sub>ds(on)(sink)</sub>   | low-side driver output resistance                         | I <sub>O</sub> = 1.0 A at<br>T <sub>amb</sub> = 25 °C      | -                       | 0.24 | 0.35 | Ω      |
|                             |                                                           | I <sub>O</sub> = 1.0 A at<br>T <sub>amb</sub> = 125 °C     | -                       | 0.44 | 0.55 | Ω      |
| V <sub>SLEW</sub>           | slew rate voltage                                         | I <sub>SLEW</sub> = 20 μA                                  | -                       | 2.55 | -    | V      |
| SR                          | slew rate                                                 | open-loop; note 9                                          | 0.09                    | _    | 0.23 | V/µs   |
|                             |                                                           | $I_{SLEW} = 30 \ \mu A;$ note 9                            | 0.32                    | -    | 0.87 | V/µs   |
| I <sub>SPRUN</sub>          | spindle current control                                   | V <sub>SPCC</sub> = 1.25 V;<br>R <sub>SENSE</sub> = 0.25 Ω | 380                     | 400  | 420  | mA     |
| V <sub>CLP</sub>            | overvoltage protection circuit                            | I <sub>SVDMOS</sub> > 10 mA                                | -                       | 15.8 | -    | V      |
| I <sub>L(SP)</sub>          | spindle power stage leakage current                       |                                                            | -                       | _    | 1    | mA     |
| Sense amplifi               | er: SPSENSEL and SPSE                                     | NSEH                                                       |                         |      |      |        |
| I                           | input current on<br>MOTSENSE                              | only tested on wafer                                       | 10                      | _    | 10   | μA     |
| V <sub>IO</sub>             | input offset voltage                                      | note 6                                                     | -                       | 3    | _    | mV     |
| G <sub>v</sub>              | sense amplifier gain                                      | only tested on wafer                                       | 9.8                     | 10   | 10.2 | V/V    |
| ТС                          | temperature<br>coefficient of sense<br>amplifier gain     | note 6                                                     | _                       | 200  | -    | ppm/°C |
| Control amplit              | ier: SPCC and SPCCOUT                                     |                                                            |                         |      |      |        |
| V <sub>SPCC0</sub>          | spindle zero-current<br>reference                         | only tested on wafer;<br>$T_{amb} = 25 \ ^{\circ}C$        | 230                     | 250  | 270  | mV     |

| SYMBOL                      | PARAMETER                              | CONDITIONS                                                                                  | MIN. | TYP. | MAX.                    | UNIT |
|-----------------------------|----------------------------------------|---------------------------------------------------------------------------------------------|------|------|-------------------------|------|
| f <sub>cut(ol)</sub>        | open-loop cut-off<br>frequency at 0 dB | C <sub>SPCCOUT</sub> minimum<br>value = 10 nF for stability<br>when closed loop;<br>note 10 | -    | _    | 3                       | kHz  |
| Logic decoder.              | COMA, COMB and COM                     | IC                                                                                          |      |      | ·                       |      |
| ILI                         | input leakage current                  | $V_I = 0$ to $V_{DD}$ ; only tested on wafer                                                | -1   | -    | +1                      | μA   |
| VOICE COIL MO               | TOR DRIVER                             |                                                                                             |      |      |                         |      |
| VCM preampli                | fiers: VCMIN and REF2V5                | 5                                                                                           |      |      |                         |      |
| lı                          | input current on VCMIN                 |                                                                                             | 1    | _    | 0                       | μA   |
| V <sub>IO</sub>             | input offset voltage                   | relative to V <sub>ref2V5</sub> for zero output current                                     | -10  | -    | +10                     | mV   |
| f <sub>G</sub>              | unity gain frequency                   | note 6                                                                                      | 2    | 3.5  | _                       | MHz  |
| VCM driver an               | nplifiers                              |                                                                                             |      |      |                         |      |
| t <sub>COD</sub>            | cross-over distortion delay            | note 6                                                                                      | -    | 3    | 5                       | μs   |
| SR <sub>VCM</sub>           | VCM slew rate                          | C <sub>L</sub> = 10 pF; note 6                                                              | -    | 1    | -                       | V/µs |
| f <sub>G</sub>              | unity gain frequency                   | note 6                                                                                      | 1.5  | -    | _                       | MHz  |
| G <sub>v(SD)</sub>          | slave driver voltage gain              |                                                                                             | 1.05 | 1.15 | 1.25                    |      |
| R <sub>ds(on)(source)</sub> | high-side driver output resistance     | I <sub>O</sub> = 1.0 A at<br>T <sub>amb</sub> = 25 °C                                       | -    | 0.45 | 0.55                    | Ω    |
|                             |                                        | I <sub>O</sub> = 1.0 A at<br>T <sub>amb</sub> = 125 °C                                      | -    | 0.65 | 0.75                    | Ω    |
| R <sub>ds(on)(sink)</sub>   | low-side driver output resistance      | I <sub>O</sub> = 1.0 A at<br>T <sub>amb</sub> = 25 °C                                       | -    | 0.35 | 0.45                    | Ω    |
|                             |                                        | I <sub>O</sub> = 1.0 A at<br>T <sub>amb</sub> = 125 °C                                      | -    | 0.55 | 0.65                    | Ω    |
| V <sub>CLP</sub>            | overvoltage protection circuit         | I <sub>SVDMOS</sub> > 10 mA                                                                 | -    | 15.1 | -                       | V    |
| I <sub>LI(VCM)</sub>        | VCM power stage leakage current        |                                                                                             | -    | -    | 1                       | mA   |
| VCM sense an                | nplifier: VCMSENSEL and                | VCMSENSEH                                                                                   |      |      |                         |      |
| VI                          | input voltage                          |                                                                                             | -0.7 | -    | V <sub>DDA2</sub> + 0.7 | V    |
| lı                          | input current                          | V <sub>ref2V5</sub> = 2.5 V                                                                 | -100 | _    | +250                    | μA   |
| G <sub>v</sub>              | sense amplifier gain                   | under all conditions                                                                        | 3.8  | 4.0  | 4.2                     |      |
| I <sub>O(sink)</sub>        | output sink current                    | T <sub>j</sub> = 0 to 140 °C; note 11                                                       | 600  | -    | _                       | μA   |
| I <sub>O(source)</sub>      | output source current                  | T <sub>j</sub> = 0 to 140 °C; note 12                                                       | _    | _    | -500                    | μA   |
| V <sub>oo</sub>             | output offset voltage                  | V <sub>VCMSENSEH</sub> =<br>V <sub>VCMSENSEL</sub> = 6 V                                    | -15  | 10   | +35                     | mV   |
| GB                          | gain-bandwidth product                 | note 6                                                                                      | 5    | 8    | _                       | MHz  |

| SYMBOL                      | PARAMETER                                                | CONDITIONS                                                                                                                                 | MIN. | TYP.  | MAX. | UNIT  |
|-----------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|
| SR                          | slew rate                                                | $R_L = 10$ kΩ; $C_L = 60$ pF;<br>note 6                                                                                                    | 1.7  | -     | 5.3  | V/µs  |
| G <sub>v(ol)</sub>          | open-loop voltage gain                                   | note 6                                                                                                                                     | 75   | 80    | _    | dB    |
| SVRR                        | supply voltage ripple rejection                          | $f = 100 Hz; R_L = 10 kΩ;$<br>C <sub>L</sub> < 60 pF; note 6                                                                               | 90   | 100   | -    | dB    |
| CMRR                        | common mode<br>rejection ratio                           | note 6                                                                                                                                     | 90   | -     | -    | dB    |
| BRAKE-AFTER-P               | ARK DELAY MODE                                           |                                                                                                                                            |      |       |      |       |
| Park and brake              | e power                                                  |                                                                                                                                            |      |       |      |       |
| V <sub>NMBP</sub>           | normal mode voltage<br>on brake power                    |                                                                                                                                            | 12.0 | 12.55 | 12.9 | V     |
| V <sub>NMBD</sub>           | normal mode voltage<br>on brake delay                    |                                                                                                                                            | 12.0 | 12.55 | 12.9 | V     |
| I <sub>BPR</sub>            | brake power park<br>current                              | V <sub>BRAKEPOWER</sub> = 12 V;<br>V <sub>BRAKEDELAY</sub> > V <sub>BDT</sub>                                                              | 1    | 3     | 5    | μΑ    |
| I <sub>BPB</sub>            | brake power brake<br>current                             | V <sub>BRAKEPOWER</sub> = 12 V;<br>V <sub>BRAKEDELAY</sub> = 0                                                                             | -    | -     | 1    | μA    |
| Park                        |                                                          |                                                                                                                                            |      |       |      | •     |
| V <sub>SWITCHGATE</sub>     | voltage on<br>SWITCHGATE during<br>brake-after-park      | brake-after-park mode                                                                                                                      | _    | -     | 0.1  | V     |
| I <sub>brake</sub>          | park voltage current source                              | V <sub>BRAKEPOWER</sub> = 12 V;<br>V <sub>CLAMP</sub> = 8 V;<br>V <sub>BRAKEDELAY</sub> > V <sub>BDT</sub>                                 | -12  | -9    | -6   | μA    |
| V <sub>IVCM(max)</sub>      | maximum park voltage                                     | pin PARKVOLT<br>open-circuit;<br>$V_{CLAMP} = 8 V;$<br>$V_{BRAKEDELAY} > V_{BDT};$<br>$T_{amb} = 25 °C; note 13$                           | -    | 1.95  | -    | V     |
| V <sub>IVCM(park)</sub>     | voltage on IVCM during park                              | V <sub>PARKVOLT</sub> = 1 V;<br>V <sub>BRAKEPOWER</sub> = 12 V;<br>V <sub>CLAMP</sub> = 8 V;<br>V <sub>BRAKEDELAY</sub> > V <sub>BDT</sub> | 0.9  | 1     | 1.1  | V     |
| Vni∨CM(park)                | voltage on NIVCM<br>during park                          | V <sub>PARKVOLT</sub> = 1 V;<br>V <sub>BRAKEPOWER</sub> = 12 V;<br>V <sub>CLAMP</sub> = 8 V;<br>V <sub>BRAKEDELAY</sub> > V <sub>BDT</sub> | -    | 15    | 50   | mV    |
| V <sub>MOTx(park)</sub>     | voltage on MOTx<br>during park (high<br>impedance state) | V <sub>BRAKEDELAY</sub> > V <sub>BDT</sub> ;<br>note 14                                                                                    | 3    | 6     | 9    | V     |
| R <sub>ds(on)(park)</sub>   | switch park resistor                                     | R <sub>L</sub> = 20.2 Ω;<br>T <sub>amb</sub> = 25 °C                                                                                       | _    | 0.35  | 2    | Ω     |
| TC <sub>Rds(on)(park)</sub> | temperature coefficient                                  | note 15                                                                                                                                    | _    | 2     | _    | mΩ/°C |

### OM5193H

| SYMBOL                       | PARAMETER                             | CONDITIONS                                                                 | MIN. | TYP.                               | MAX. | UNIT  |
|------------------------------|---------------------------------------|----------------------------------------------------------------------------|------|------------------------------------|------|-------|
| Brake                        | •                                     |                                                                            |      |                                    |      |       |
| V <sub>BDT</sub>             | brake delay time<br>threshold voltage | V <sub>BRAKEPOWER</sub> = 12 V                                             | 1.1  | 2.1                                | 3.1  | V     |
| I <sub>LI</sub>              | brake delay leakage current           |                                                                            | -500 | _                                  | +500 | nA    |
| R <sub>ds(on)(brake)</sub>   | lower DMOS resistor<br>during a brake | $I_{MOTx} = 200 \text{ mA};$<br>$T_{amb} = 25 \text{ °C}$                  | -    | 0.24                               | 0.5  | Ω     |
| TC <sub>Rds(on)(brake)</sub> | temperature coefficient               | note 16                                                                    | -    | 2                                  | -    | mΩ/°C |
| Precharge                    |                                       |                                                                            |      |                                    |      |       |
| V <sub>IVCM</sub>            | voltage on pin IVCM                   | $V_{BRAKEPOWER} = 12 V;$<br>$V_{BRAKEDELAY} = 0;$<br>note 17               | -    | V <sub>DDD</sub> - V <sub>BE</sub> | -    | V     |
| V <sub>NIVCM</sub>           | voltage on pin NIVCM                  | V <sub>BRAKEPOWER</sub> = 12 V;<br>V <sub>BRAKEDELAY</sub> = 0;<br>note 17 | -    | V <sub>DDD</sub> - V <sub>BE</sub> | -    | V     |
| V <sub>VCMIN</sub>           | voltage on pin VCMIN                  | V <sub>BRAKEPOWER</sub> = 12 V;<br>V <sub>BRAKEDELAY</sub> = 0             | -    | -                                  | 0.2  | V     |

#### Notes

- 1.  $V_{DDD} = 5 V \pm 10\%$ ;  $V_{DDA2} = V_{DDA2POWER} = 12 V \pm 10\%$ ;  $T_{amb} = 0$  to 70 °C; unless otherwise specified.
- 2.  $V_{DDD} = V_{DDA1} = 5 \text{ V} \pm 10\%$ ;  $T_{amb} = 0$  to 70 °C.
- 3. LSB on the 1.5 to 3.5 V range is equal to  $\frac{1}{512}$  V; LSB on the 0 to 5 V range is equal to  $\frac{2.5}{512}$  V.
- 4. Integral non-linearity means the deviation of a code from a straight line passing through an actual end-point and the actual centre. INL and DNL are calculated by dividing the output transfer function in 2 parts: minimum value to centre value and centre value to maximum value.
- 5. The temperature dependency of the resistance is expressed as follows:

 $R_{sh}(T) = R_{sh}(T_{ref}) \times [(1 + 1.1e - 3 \times (T - T_{ref}) + 1.1e - 6 \times (T - T_{ref})^{2}]$ 

where R<sub>sh</sub> (T) = resistance at desired temperature; R<sub>sh</sub> (T<sub>ref</sub>) = resistance at reference temperature; T = desired temperature and T<sub>ref</sub> = 27 °C.

- 6. Guaranteed by design.
- 7. Channel-to-channel crosstalk is measured while driving one input and measuring the other open inputs.
- 8. In any case, it allows to go beyond the rated 150 °C limit.
- 9. The description of the spindle driver circuit is given in Section 8.10.
- 10.  $R_{SENSE} = 0.25 \Omega$ . Model for a motor phase: RLC network in parallel (L<sub>P</sub> = 1.5 mH, C<sub>P</sub> = 100 pF, R<sub>P</sub> = 4.6 k $\Omega$ ) in series with a resistor R<sub>S</sub> = 3.2  $\Omega$ . Guaranteed by design.
- 11.  $V_{VCMSENSEL} = 0.4 V$ ,  $V_{VCMSENSEH} = 0 V$ , measured  $V_{sout} = V_O$ , force  $V_{sout} = V_O + 10 mV$ .
- 12.  $V_{VCMSENSEL} = 0 V$ ,  $V_{VCMSENSEH} = 0.4 V$ , measured  $V_{sout} = V_0$ , force  $V_{sout} = V_0 10 mV$ .
- 13.  $V_{PARKVOLT(max)} = 3 \times V_{BE}$ ,  $V_{PARKVOLT} = 3 \times 0.70 3 \times 2e 3 \times (T 25)$  without resistor.
- 14. Brake-after-park mode when in sleep, POR or over-temperature mode.
- 15.  $R_{ds(on)T(park)} = R_{ds(on)(park)} + T_{Rds(on)(park)} \times (T 25).$
- 16.  $R_{ds(on)T(break)} = R_{ds(on)(break)} + T_{Rds(on)(break)} \times (T 25).$
- 17.  $V_{BE} = 0.65 + 2e 3 \times (T 25)$ .

## OM5193H

### **13 APPLICATION INFORMATION**

| SYMBOL                  | PARAMETER                                              | CONDITIONS                                                                      | MIN. | TYP. | MAX. |    |
|-------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------|------|------|------|----|
| Power supplie           | es monitor                                             | 1                                                                               | 1    |      |      |    |
| C <sub>CPOR</sub>       | $\overline{POR}$ time capacitor (time t <sub>C</sub> ) | note 1                                                                          | _    | 100  | -    | nF |
| C <sub>CHK5</sub>       | analog 5 V filter                                      | between CHK5 and ground                                                         | -    | 1    | -    | nF |
| C <sub>CHK12</sub>      | analog 12 V filter                                     | between CHK12 and ground                                                        | _    | 1    | -    | nF |
| Spindle driver          |                                                        | 1                                                                               |      | •    |      | •  |
| C <sub>SPCCOUT</sub>    | spindle current control loop capacitor                 | function of the motor characteristics                                           | -    | 10   | -    | nF |
| R <sub>SLEW</sub>       | slew up and down resistor                              | note 2                                                                          | -    | 200  | -    | kΩ |
| R <sub>SPSENSE</sub>    | spindle sense resistor                                 |                                                                                 | _    | 0.25 | -    | Ω  |
| VCM driver              |                                                        |                                                                                 |      |      | •    |    |
| R <sub>VCMCOMPRC</sub>  | resistor of compensation<br>RC network                 | function of the VCM characteristics                                             | -    | 130  | -    | kΩ |
| C <sub>VCMCOMPRC</sub>  | capacitor of compensation<br>RC network                | function of the VCM characteristics                                             | -    | 1    | -    | nF |
| R <sub>VCMSENSE</sub>   | VCM sense resistor                                     |                                                                                 | -    | 0.33 | -    | Ω  |
| R <sub>FEEDBACK</sub>   | feedback resistor                                      | function of the VCM<br>characteristics                                          | -    | 2.67 | -    | kΩ |
| R <sub>VCMSEEK</sub>    | seek mode resistor                                     | function of the VCM characteristics                                             | -    | 2.43 | -    | kΩ |
| R <sub>VCMTRACKFW</sub> | track-following mode resistor                          | function of the VCM characteristics                                             | -    | 10   | -    | kΩ |
| VI                      | input voltage controlling the current                  |                                                                                 | 1.5  | -    | 3.5  | V  |
| V <sub>ref2V5</sub>     | 2.5 V reference voltage                                |                                                                                 | -    | 2.5  | -    | V  |
| Clamp line              |                                                        |                                                                                 |      |      | •    |    |
| C <sub>CLAMP</sub>      | clamp capacitor between<br>CLAMP line and ground       |                                                                                 | -    | 1    | -    | μF |
| Charge pump             | generator                                              | 1                                                                               |      | •    |      | •  |
| C <sub>CAPX</sub>       | pump capacitor between pins BSTCP1 and BSTCP2          |                                                                                 | -    | 10   | -    | nF |
| C <sub>CAPY</sub>       | storage capacitor between pin CAPY and ground          |                                                                                 | -    | 22   | -    | nF |
| Park and brak           | e functions                                            |                                                                                 |      |      |      |    |
| C <sub>BRAKEP</sub>     | BRAKEPOWER capacitor                                   | brake time = 10 s;<br>speed = 5400 RPM;<br>$R_{coil} = 5 \Omega$ ; BEMF = 8.2 V | -    | 1    | -    | μF |
| R <sub>BRAKEP</sub>     | resistor between BRAKEADJH<br>and BRAKEPOWER           | brake time = 10 s;<br>speed = 5400 RPM;<br>$R_{coil} = 5 \Omega$ ; BEMF = 8.2 V | -    | 0    | -    | MΩ |

### OM5193H

| SYMBOL                | PARAMETER            | CONDITIONS                                                  | MIN. | TYP. | MAX. | UNIT |
|-----------------------|----------------------|-------------------------------------------------------------|------|------|------|------|
| C <sub>BRAKED</sub>   | BRAKEDELAY capacitor | brake delay = 400 ms                                        | _    | 330  | _    | nF   |
| R <sub>BRAKED</sub>   | BRAKEDELAY resistor  | brake delay = 400 ms                                        | _    | 650  | _    | kΩ   |
| R <sub>PARKVOLT</sub> | PARKVOLT resistor    | V <sub>PARKVOLT</sub> = 1.25 V;<br>V <sub>CLAMP</sub> = 8 V | -    | 250  | -    | kΩ   |

#### Notes

1. The description of the Power-On Reset (POR) circuit is given in Section "Power-on reset".

2. The description of the spindle driver circuit is given in Section "Spindle driver".



## OM5193H

### 14 PACKAGE OUTLINE



#### 15 SOLDERING

#### 15.1 Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (order code 9398 652 90011).

#### 15.2 Reflow soldering

Reflow soldering techniques are suitable for all QFP packages.

The choice of heating method may be influenced by larger plastic QFP packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For details, refer to the Drypack information in the *"Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods"*.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 50 and 300 seconds depending on heating method. Typical reflow peak temperatures range from 215 to 250 °C.

#### 15.3 Wave soldering

Wave soldering is **not** recommended for QFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

#### CAUTION

Wave soldering is NOT applicable for all QFP packages with a pitch (e) equal or less than 0.5 mm.

If wave soldering cannot be avoided, for QFP packages with a pitch (e) larger than 0.5 mm, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 15.4 Repairing soldered joints

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

#### **16 DEFINITIONS**

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |  |  |  |

Where application information is given, it is advisory and does not form part of the specification.

#### 17 LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

OM5193H

NOTES

OM5193H

NOTES

OM5193H

NOTES

## Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010, Fax. +43 160 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. +45 32 88 2636, Fax. +45 31 57 0044 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14 Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO,

Tel. +47 22 74 8000, Fax. +47 22 74 8341 Pakistan: see Singapore

Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

Poland: UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain

Romania: see Italy

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494

South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 821 2382

Spain: Balmes 22, 08007 BARCELONA Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263

Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. +90 212 279 2770, Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381

Uruguay: see South America

Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 625 344, Fax.+381 11 635 777

Internet: http://www.semiconductors.philips.com

© Philips Electronics N.V. 1998

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

295102/750/01/pp56

Date of release: 1998 Nov 02

Document order number: 9397 750 03031

SCA60

Let's make things better.



