**OPA131 OPA2131 OPA4131** SBOS040A - NOVEMBER 1994 - REVISED DECEMBER 2002 # **General-Purpose** FET-INPUT OPERATIONAL AMPLIFIERS #### **FEATURES** • FET INPUT: $I_R = 50$ pA max ● LOW OFFSET VOLTAGE: 750μV max ● WIDE SUPPLY RANGE: ±4.5V to ±18V ● SLEW RATE: 10V/µs WIDE BANDWIDTH: 4MHz • EXCELLENT CAPACITIVE LOAD DRIVE SINGLE, DUAL, QUAD VERSIONS ### DESCRIPTION The OPA131 series of FET-input op amps provides high performance at low cost. Single, dual, and quad versions in industry-standard pinouts allow cost-effective design op- The OPA131 series offers excellent general-purpose performance, including low offset voltage, drift, and good dynamic characteristics. Single, dual, and quad versions are available in DIP and SO packages. Performance grades include commercial and industrial temperature ranges. NC = No Connection Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **ABSOLUTE MAXIMUM RATINGS**(1) | Supply Voltage, V+ to V | 36V | |-------------------------------------|----------------------------| | Input Voltage | (V-) - 0.7V to (V+) + 0.7V | | Output Short-Circuit <sup>(2)</sup> | Continuous | | Operating Temperature | 55°C to +125°C | | Storage Temperature | 55°C to +125°C | | Junction Temperature | 150°C | | Lead Temperature (soldering, 10s) | 300°C | NOTES: (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. (2) Short-circuit to ground, one amplifier per package. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### **PACKAGE/ORDERING INFORMATION** | PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR <sup>(1)</sup> | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY | |---------|--------------|--------------------------------------|-----------------------------------|--------------------|--------------------|------------------------------| | Single | | | | | | | | OPA131 | SO-8 | D | -40°C to +85°C | OPA131UJ | OPA131UJ | Rails, 100 | | " | " | " | " | " | OPA131UJ/2K5 | Tape and Reel, 2500 | | OPA131 | SO-8 | D | -40°C to +85°C | OPA131UA | OPA131UA | Rails, 100 | | " | " | " | " | " | OPA131UA/2K5 | Tape and Reel, 2500 | | OPA131 | SO-8 | D | -40°C to +85°C | OPA131U | OPA131U | Rails, 100 | | " | " | " | II . | " | OPA131U/2K5 | Tape and Reel, 2500 | | Dual | | | | | | | | OPA2131 | SO-8 | D | -40°C to +85°C | OPA2131UJ | OPA2131UJ | Rails, 100 | | " | " | " | " | " | OPA2131UJ/2K5 | Tape and Reel, 2500 | | OPA2131 | SO-8 | D | -40°C to +85°C | OPA2131UA | OPA2131UA | Rails, 100 | | " | " | " | " | " | OPA2131UA/2K5 | Tape and Reel, 2500 | | Quad | | | | | | | | OPA4131 | DIP-14 | N | -40°C to +85°C | OPA4131PJ | OPA4131PJ | Rails, 25 | | " | " | " | " | OPA4131PA | OPA4131PA | Rails, 25 | | OPA4131 | SOL-16 | DW | -40°C to +85°C | OPA4131UA | OPA4131UA | Rails, 48 | | " | " | " | " | " | OPA4131UA/1K | Tape and Reel, 1000 | | OPA4131 | SOL-14 | D | -40°C to +85°C | OPA4131NJ | OPA4131NJ | Rails, 58 | | " | " | " | " | OPA4131NA | OPA4131NA | Rails, 58 | NOTE: (1) For the most current specifications and package information, refer to our web site at www.ti.com. # **ELECTRICAL CHARACTERISTICS** At T<sub>A</sub> = +25°C, V<sub>S</sub> = $\pm 15$ V, and R<sub>L</sub> = $2k\Omega$ , unless otherwise noted. | | | OP/ | OPA131U<br>OPA2131U<br>A4131PA, U | IA | 0 | | | | |----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------|-------------------|----------|------------------|-----------|------------------------------------------------| | PARAMETER | CONDITION | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | OFFSET VOLTAGE Input Offset Voltage OPA131U model only vs Temperature <sup>(1)</sup> | Operating Temperature Range | | ±0.2<br>±0.2<br>±2 | ±1<br>0.75<br>±10 | | * | ±1.5 | mV<br>mV<br>μV/°C | | vs Power Supply<br>OPA131U model only | $V_S = \pm 4.5 \text{V to } \pm 18 \text{V}$ | | 50<br>50 | 200<br>100 | | * | * | μV/V<br>μV/V | | INPUT BIAS CURRENT <sup>(2)</sup> Input Bias Current vs Temperature | V <sub>CM</sub> = 0V | See Ty | +5<br>pical Chara | | | * * | * | pA | | Input Offset Current | V <sub>CM</sub> = 0V | | ±1 | ±50 | | * | * | pA | | NOISE Input Voltage Noise Noise Density, f = 10Hz f = 100Hz f = 1kHz f = 10kHz Current Noise Density, f = 1kHz | | | 21<br>16<br>15<br>15<br>3 | | | *<br>*<br>*<br>* | | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>fA/√Hz | | INPUT VOLTAGE RANGE<br>Common-Mode Voltage Range<br>Common-Mode Rejection<br>OPA131U model only | V <sub>CM</sub> = -12V to +14V | (V–) + 3<br>70<br>80 | 80<br>86 | (V+) – 1 | * | * | * | V<br>dB<br>dB | | INPUT IMPEDANCE Differential Common-Mode | V <sub>CM</sub> = 0V | | 10 <sup>10</sup> 1<br>10 <sup>12</sup> 3 | | | * | | $\Omega \parallel pF$ $\Omega \parallel pF$ | | OPEN-LOOP GAIN Open-Loop Voltage Gain OPA131U model only | $V_0 = -12V \text{ to } +12V$ | 94<br>100 | 110<br>110 | | * | * | | dB<br>dB | | FREQUENCY RESPONSE Gain-Bandwidth Product Slew Rate Settling Time 0.1% 0.01% Total Harmonic Distortion + Noise | $G = -1$ , 10V Step, $C_L = 100$ pF<br>$G = -1$ , 10V Step, $C_L = 100$ pF<br>1kHz, $G = 1$ , $V_O = 3.5$ Vrms | | 4<br>10<br>1.5<br>2<br>0.0008 | | | *<br>*<br>*<br>* | | MHz<br>V/μs<br>μs<br>μs<br>% | | OUTPUT Voltage Output, Positive Negative Short-Circuit Current | | | (V+) - 2.5<br>(V-) + 2.5<br>±25 | | * | *<br>*<br>* | | V<br>V<br>mA | | POWER SUPPLY Specified Operating Voltage Operating Voltage Range Quiescent Current (per amplifier) | I <sub>O</sub> = 0 | ±4.5 | ±15<br>±1.5 | ±18<br>±1.75 | * | * | *<br>±2 | V<br>V<br>mA | | TEMPERATURE RANGE Operating Range Storage Thermal Resistance, $\theta_{\rm JA}$ | | –55<br>–55 | | +125<br>+125 | -55<br>* | | +125<br>* | °C<br>°C | | DIP-8<br>SO-8<br>DIP-14<br>SO-14, SOL-16 | | | 100<br>150<br>80<br>110 | | | *<br>*<br>* | | °C/W<br>°C/W<br>°C/W | <sup>\*</sup> Specifications same as OPA131UA. NOTES: (1) Ensured by wafer test. (2) High-speed test at $T_J$ = 25°C. ### TYPICAL CHARACTERISTICS At $T_A = +25$ °C, $V_S = \pm 15$ V, and $R_L = 2k\Omega$ , unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** At $T_A$ = +25°C, $V_S$ = ±15V, and $R_L$ = 2k $\Omega$ , unless otherwise noted. # **TYPICAL CHARACTERISTICS (Cont.)** At $T_{CASE}$ = +25°C, $V_{S}$ = ±15V, and $R_{L}$ = 2k $\Omega$ , unless otherwise noted. #### **APPLICATIONS INFORMATION** The OPA131 series op amps are unity-gain stable and suitable for a wide range of general-purpose applications. Power-supply pins should be bypassed with 10nF ceramic capacitors or larger. The OPA131 series op amps are free from unexpected output phase-reversal common with FET op amps. Many FET-input op amps exhibit phase-reversal of the output when the input common-mode voltage range is exceeded. This can occur in voltage-follower circuits, causing serious problems in control-loop applications. All circuitry is completely independent in dual and quad versions, assuring normal behavior when one amplifier in a package is overdriven or short-circuited. #### **OFFSET VOLTAGE TRIM** The OPA131 (single op amp version) provides offset voltage trim connections on pins 1 and 5. Offset voltage can be adjusted by connecting a potentiometer as shown in Figure 1. This adjustment should be used only to null the offset of the op amp, not system offset or offset produced by the signal source. FIGURE 1. OPA131 Offset Voltage Trim Circuit. #### **INPUT BIAS CURRENT** The input bias current is approximately 5pA at room temperature and increases with temperature as shown in the typical characteristic "Input Bias Current vs Temperature." Input bias current also varies with common-mode voltage and power supply voltage. This variation is dependent on the voltage between the negative power supply and the common-mode input voltage. The effect is shown in the typical curve "Input Bias Current vs Common-Mode Voltage." www.ti.com 16-Apr-2009 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------| | OPA131P | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | | OPA131PA | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | | OPA131PJ | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | | OPA131U | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA131UA | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA131UA/2K5 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA131UA/2K5E4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA131UAE4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA131UG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA131UJ | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA131UJ/2K5 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA131UJ/2K5E4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA131UJE4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA2131PA | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | | OPA2131PJ | OBSOLETE | PDIP | Р | 8 | | TBD | Call TI | Call TI | | OPA2131UA | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA2131UA/2K5 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA2131UA/2K5E4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA2131UA/2K5G4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA2131UAE4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA2131UAG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA2131UJ | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA2131UJ/2K5 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA2131UJ/2K5G4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA2131UJG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA4131NA | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA4131NAG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | #### PACKAGE OPTION ADDENDUM www.ti.com 16-Apr-2009 | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp (3) | |------------------|-----------------------|-----------------|--------------------|------|---------------|---------------------------|------------------|---------------------| | OPA4131NJ | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA4131NJG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA4131PA | ACTIVE | PDIP | N | 14 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | OPA4131PAG4 | ACTIVE | PDIP | N | 14 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | OPA4131PJ | ACTIVE | PDIP | N | 14 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | OPA4131PJG4 | ACTIVE | PDIP | N | 14 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | OPA4131UA | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA4131UA/1K | ACTIVE | SOIC | DW | 16 | 1000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA4131UA/1KG4 | ACTIVE | SOIC | DW | 16 | 1000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | | OPA4131UAG4 | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 #### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA131UA/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA131UJ/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA2131UA/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA2131UJ/2K5 | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | OPA4131UA/1K | SOIC | DW | 16 | 1000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Jul-2012 \*All dimensions are nominal | 7 til dilliciololio ale Homilia | | | | | | | | |---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | OPA131UA/2K5 | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | OPA131UJ/2K5 | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | OPA2131UA/2K5 | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | OPA2131UJ/2K5 | SOIC | D | 8 | 2500 | 367.0 | 367.0 | 35.0 | | OPA4131UA/1K | SOIC | DW | 16 | 1000 | 367.0 | 367.0 | 38.0 | # P (R-PDIP-T8) ### PLASTIC DUAL-IN-LINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. ## D (R-PDSO-G14) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # D (R-PDSO-G8) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. DW (R-PDSO-G16) #### PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AA. DW (R-PDSO-G16) PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Refer to IPC7351 for alternate board design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525 - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. | roducts | | Applications | |---------|--------------|--------------| | | ti aaaa/adia | A | Pr Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> www.ti-rfid.com