SBOS872A -MAY 2018-REVISED JUNE 2018 # **OPA521 2.5-A Narrowband Line Driver** #### 1 Features - Supports: - CENELEC Bands A, B, C, D - ARIB STD-T84, FCC - FSK, SFSK, and NB-OFDM - Conforms To: - EN50065-1, -2, -3, -7 - FCC. Part 15 - ARIB STD-T84 - · Standards: - G3, PRIME, P1901.2, ITU-G.hnem - Line Driver With Integrated Thermal and Overcurrent Protection - Pin-Selectable Quiescent Current Consumption: - 58 μA in Standby Mode (Typical) - 51 mA for CENELEC Bands A, B, C, D (Typical) - 78 mA for FCC, ARIB STD-T84 (Typical) - Package: 5-mm x 5-mm 20-Pin VQFN - Operating Junction Temperature Range: $T_A = -40$ °C to +125°C # 2 Applications - · Power Quality Meter - Merchant Network and Server PSU - Lighting - Solar Arc Protection - Central Inverters # 3 Description The OPA521 is a line-driver power amplifier that aligns with the power-line communications (PLC) conducted emissions requirements in CENELEC bands A, B, C, and D and ARIB STD-T84 and FCC Part 15. This device supplies up to 2.5 A on high-current, low-impedance lines with reactive loads. With optimized internal protection structure, the OPA521 uses minimal external protection components that enable cost- and space-effective systems. The OPA521 gives a closed-loop gain of -7 V/V with 3.8-MHz of bandwidth. The monolithic integrated circuit gives high reliability in power-line communication applications. The OPA521 line driver operates with a single supply from 7 V to 24 V. At a typical load current ( $I_{OUT}$ = 2.5 A, maximum), a wide output swing gives a 10- $V_{PP}$ capability with a nominal 24-V supply. The device has protection against overtemperature and short-circuit conditions. Fault detection flags show current and thermal limits. A shutdown pin is available, which places the device into a low-power state that consumes 58 µA (typical). The OPA521 is available in a surface-mount, 5-mm $\times$ 5-mm, 20-pin VQFN (RGW) package. The device operates over the extended industrial junction temperature range of -40°C to +125°C. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | OPA521 | VQFN (20) | 5.00 mm × 5.00 mm | For all available packages, see the orderable addendum at the end of the data sheet. #### **OPA521 Block Diagram** # **Table of Contents** | 1 | Features 1 | | 7.4 Device Functional Modes | 12 | |---|------------------------------------------------|-----|-----------------------------------------------------|--------------------| | 2 | Applications 1 | 8 | Application and Implementation | 13 | | 3 | Description 1 | | 8.1 Application Information | 13 | | 4 | Revision History2 | | 8.2 Typical Application | 13 | | 5 | Pin Configuration and Functions3 | 9 I | Power Supply Recommendations | 18 | | 6 | Specifications4 | 10 | Layout | 21 | | • | 6.1 Absolute Maximum Ratings 4 | | 10.1 Layout Guidelines | 21 | | | 6.2 ESD Ratings | | 10.2 Layout Example | 23 | | | 6.3 Recommended Operating Conditions | 11 | Device and Documentation Support | 24 | | | 6.4 Thermal Information4 | | 11.1 Device Support | 24 | | | 6.5 Electrical Characteristics5 | | 11.2 Documentation Support | 24 | | | 6.6 Electrical Characteristics: Digital | | 11.3 Receiving Notification of Documentation Update | es <mark>24</mark> | | | 6.7 Electrical Characteristics: Power Supply 6 | | 11.4 Community Resources | 24 | | | 6.8 Typical Characteristics | | 11.5 Trademarks | 24 | | 7 | Detailed Description 11 | | 11.6 Electrostatic Discharge Caution | 24 | | | 7.1 Overview 11 | | 11.7 Glossary | 24 | | | 7.2 Functional Block Diagram11 | | Mechanical, Packaging, and Orderable | 24 | | | 7.3 Feature Description | | | | # 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. ### # 5 Pin Configuration and Functions #### RGW Package 20-Pin VQFN With Exposed Thermal Pad Top View NC - no internal connection ### **Pin Functions** | PIN | | I/O | DESCRIPTION | |-------------|----------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | EN | 11 | 1 | Enables the amplifier (active high, high enables the OPA521) | | GAIN_SET | 8 | I | Connect an external resistor to Gain_Set and -IN to increase the gain beyond -7 V/V | | GND | 16, 17 | _ | Ground | | IFLAG | 13 | 0 | Current limit warning flag (open-drain, active high, high signifies current limit condition) | | ILIM | 12 | 1 | Resistor programmable current limit | | +IN | 9 | 1 | Non-inverting input (connect to a voltage equal to (V+)/2) | | -IN | 7 | 1 | Inverting input for closed loop gain = -7 V/V | | IQSET | 15 | I | Quiescent current select (active high, high configures the OPA521 to operate in FCC/ARIB bands, low configures the OPA521 to operate in CENELEC Bands A, B, C, D) | | NC | 2, 3, 4, 5, 6,<br>10 | _ | No internal connection | | TFLAG | 14 | 0 | Thermal limit warning flag (open-drain, active high, high signifies thermal limit condition) | | V+ | 1, 20 | _ | Positive power supply | | VOUT | 18. 19 | 0 | Output | | Thermal pad | | _ | Must be soldered to PCB and connected to GND | # 6 Specifications ## 6.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |---------------------------------------|-------------------------------|--------------------------|------|------------|------| | Supply voltage, V+ | | Pins 1, 20 | | 26 | V | | | Voltage <sup>(2)</sup> | Pins 7, 8, 9, 12 | -0.4 | (V+) + 0.4 | V | | Signal input pins | voltage (=) | Pins 11, 15 | -0.4 | 3.3 | V | | Olgital input pills | Current <sup>(2)</sup> | Pins 7, 8, 9, 11, 12, 15 | | ±10 | mA | | | \/alta a.a | Pins 18, 19 | -0.4 | (V+) + 0.4 | | | Signal output terminals | Voltage | Pins 13, 14 | -0.4 | 3.3 | V | | olgilai oatpat tollilliaio | Current; short-circuit to GND | Pins 13, 14, 18, 19 | Con | tinuous | | | Operating junction temperation | ature <sup>(3)</sup> | | -40 | 125 | °C | | Storage temperature, T <sub>stq</sub> | | | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.4 V beyond the supply rails should be current limited to 10 mA or less. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±1500 | V | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | MIN | NOM MAX | UNIT | |-----------------------------------|-----|---------|------| | Supply voltage, V+ | 7 | 24 | ٧ | | Output current, DC <sup>(1)</sup> | | 1.9 | Α | | Operating junction temperature | -40 | 125 | °C | <sup>(1)</sup> Under safe operating conditions. See Power Amplifier Stress and Power Handling Limitations safe operating area (SOA) information. ### 6.4 Thermal Information | | | OPA521 | | |------------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | RGW (QFN) | UNIT | | | | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 33.0 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 24.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 12.7 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 12.7 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 3.4 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(3)</sup> The device automatically goes into shutdown above +140°C junction temperature <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 6.5 Electrical Characteristics At T<sub>CASE</sub> = 25°C, V+ = 15 V, IN+ = (V+) / 2, R<sub>LOAD</sub> = 50 $\Omega$ unless otherwise noted. | | PARAMETER | | TEST CONDITIONS | MIN | MIN TYP MAX | | | |----------------|-------------------------|---------------------|--------------------------------------------------------|---------------|-------------|-------------------------|---------------| | NOISE | | | | | | | | | | | CEN-A | 35 kHz to 95 kHz | | 45 | | $\mu V_{RMS}$ | | | Integrated output | CEN-B | 95 kHz to 125 kHz | | 32 | | $\mu V_{RMS}$ | | | | CEN-C | 125 kHz to 140 kHz | | 23 | | $\mu V_{RMS}$ | | | Integrated output noise | CEN-D | 140 kHz to 148 kHz | | 16.5 | | $\mu V_{RMS}$ | | | noise | ARIB STD-T84 | 35 kHz to 420 kHz | | 114 | | $\mu V_{RMS}$ | | | | FCC-LOW | 35 kHz to 125 kHz | | 55 | | $\mu V_{RMS}$ | | | | G3-FCC | 150 kHz to 490 kHz | | 107 | | $\mu V_{RMS}$ | | INPUT | | 1 | | T. | | | | | | Input voltage rang | e, IN- | For linear operation, +IN = V+/2 | (GND + 0.4)/7 | | (V+ -<br>0.4)/7 | V | | | Input impedance | | | | 18 | | kΩ | | FREQUE | NCY RESPONSE | | | | | | | | BW | Bandwidth | | I <sub>LOAD</sub> = 0 mA | | 3.82 | | MHz | | SR | Slew rate | | V+ = 24 V, V <sub>OUT</sub> = 20-V step | | 75 | | V/µs | | | Full-power bandw | idth | V+ = 24 V, V <sub>OUT</sub> = 15 V <sub>PP</sub> | | 800 | | kHz | | | | | RTI, DC | 80 | 94 | | -ID | | PSRR | Power-supply reje | ction ratio | RTI, DC to f = 50 kHz | | See Typica | al Curves | dB | | OUTPUT | Ī | | | <u>.</u> | | | | | | | - V | I <sub>O</sub> = 200-mA sourcing, 1-ms pulse | | | 0.5 | V | | \ / | Voltage output | From V+ | I <sub>O</sub> = 1.5-A sourcing, 1-ms pulse | | | 2.25 | V | | V <sub>O</sub> | swing | From GND | I <sub>O</sub> = 200 mA sinking, 1-ms pulse | | | 0.5 | V | | | | | I <sub>O</sub> = 1.5-A sinking, 1-ms pulse | | | 1.5 | V | | | Max continuous c | urrent, DC | ILIM (pin 12) connected to ground | See Reco | ommended ( | Operating<br>conditions | А | | | Output resistance | | I <sub>O</sub> = 1.9 A, f = 500 kHz | | 0.1 | | Ω | | | Disabled output in | npedance | f = 100 kHz | 1- | 45 125 | | kΩ pF | | | Max output current | Resistor-selectable | ILIM (pin 12) connected to ground | | 2.5 | | Α | | GAIN | | • | | * | | • | | | G | Nominal gain | | V <sub>OUT</sub> /V <sub>IN</sub> | | -7 | _ | V/V | | G <sub>E</sub> | Gain error | | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | -2% | 0.1% | 2% | | | | Gain error drift | | T <sub>J</sub> = -40°C to +125°C | | ±5 | | ppm/°C | | THERMA | AL SHUTDOWN | | | | | | | | | Junction temperat | ure at shutdown | | | 140 | | °C | | | Hysteresis | | | | 10 | | °C | | <u></u> | Return to normal | operation | | | 130 | | °C | # 6.6 Electrical Characteristics: Digital At T<sub>CASE</sub> = 25°C, V+ = 15 V, IN+ = (V+) / 2, R<sub>LOAD</sub> = 50 $\Omega$ unless otherwise noted. | | PARAMETE | R | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------|---------------------------|----------------|-------------------------------------|-------------|----------------------------------------------------|-------------------------|---------------|--| | DIGITA | L INPUTS (ENABLE, IQSE | T) | <u>'</u> | · | | | | | | | Leakage input current | | GND ≤ V <sub>IN</sub> ≤ 3.3 | -1 | 0.01 | 1 | μΑ | | | V <sub>IH</sub> | High-level input voltag | е | | | 2 | 3.3 | V | | | $V_{IL}$ | Low-level input voltage | е | | GND | | 0.8 | V | | | | EN pin function | EN pin high | 2 < EN < 3.3 | | Devi | ce in norma | al operation | | | | (active high) | EN pin low | EN < 0.8 | | | Device in | n shutdown | | | | IQSET pin function | IQSET pin high | IQSET > 2 | Device in I | FCC/ARIB m | ode (I <sub>Q</sub> = 7 | 8 mA (typ)) | | | | (active high) | IQSET pin low | IQSET < 0.8 | Device in ( | Device in CENELEC mode (I <sub>O</sub> = 51 mA (ty | | | | | DIGITA | L OUTPUTS (TFLAG, IFLA | AG) | | | | | | | | I <sub>OH</sub> | High-level output curre | ent | V <sub>OH</sub> = 3.3 V | | | 1 | μΑ | | | V <sub>OL</sub> | Low-level output volta | ge | I <sub>OL</sub> = 4 mA | | | 0.4 | V | | | I <sub>OL</sub> | Low-level output curre | nt | V <sub>OL</sub> = 400 mV | 4 | | | mA | | | | TFLAG (active high, | TFLAG pin high | TFLAG sink high < 1 µA | | Device i | s in therma | al shutdown | | | | open-drain) | TFLAG pin low | TFLAG < 0.4 V | | Device is no | ot in therma | al shutdown | | | | IFLAG (active high, | IFLAG pin high | IFLAG sink high < 1 μA | | De | evice is in o | current limit | | | | open-drain) IFLAG pin low | | IFLAG < 0.4 V | | Devic | e is not in o | current limit | | | SHUTD | OWN MODE TIMING | - | · | | | | | | | | Enable time | | SD pin transitions from low to high | | 3 | | ms | | | | Disable time | | SD pin transitions from high to low | | 2 | | ms | | # 6.7 Electrical Characteristics: Power Supply At $T_{CASE}$ = 25°C, V+ = 15 V, IN+ = (V+) / 2, $R_{LOAD}$ = 50 $\Omega$ unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------|-------------------------------------|--------------------------------------|-----|-----|-----|------|--| | OPERAT | ING SUPPLY RANGE | | | | | | | | V+ | Power amplifier | | 7 | 15 | 24 | V | | | QUIESCI | QUIESCENT CURRENT (ENABLE pin high) | | | | | | | | | FCC/ARIB mode | I <sub>O</sub> = 0 A, IQSET pin high | 64 | 78 | 88 | mA | | | IQ | CENELEC mode | I <sub>O</sub> = 0 A, IQSET pin low | 41 | 51 | 61 | mA | | | SHUTDOWN (ENABLE pin low) | | | | | | | | | EN | Power amplifier | EN pin low | | 58 | 130 | μA | | # 6.8 Typical Characteristics At $T_{CASE}$ = +25°C, V+ = 24 V, IN+ = (V+)/2, $R_{LOAD}$ = 50 $\Omega$ unless otherwise noted. # **Typical Characteristics (continued)** At $T_{CASE}$ = +25°C, V+ = 24 V, IN+ = (V+)/2, $R_{LOAD}$ = 50 $\Omega$ unless otherwise noted. Figure 7. Maximum Output Current Limit vs R<sub>SET</sub> Figure 8. Output Swing from V+ vs Output Current (Sourcing) Figure 9. Output Swing from GND vs Output Current (Sinking) Figure 10. Maximum Output Voltage vs Frequency Figure 12. Large-Signal Step Response Submit Documentation Feedback # **Typical Characteristics (continued)** At $T_{CASE}$ = +25°C, V+ = 24 V, IN+ = (V+)/2, $R_{LOAD}$ = 50 $\Omega$ unless otherwise noted. # **Typical Characteristics (continued)** At $T_{CASE}$ = +25°C, V+ = 24 V, IN+ = (V+)/2, $R_{LOAD}$ = 50 $\Omega$ unless otherwise noted. # 7 Detailed Description #### 7.1 Overview The OPA521 is a power amplifier (PA) designed for power-line communication (PLC) applications. The device features a fixed gain of -7 V/V, low-pass filter response, excellent linearity and low distortion through the bandwidth. The amplifier operates with 7-V to 24-V supplies, and can deliver up to $\pm 1.9$ A of continuous current from $-40^{\circ}$ C to $\pm 1.25^{\circ}$ C. ## 7.2 Functional Block Diagram ### 7.3 Feature Description The OPA521 offers an optional output current limit (ILIM), quiescent current (IQSET) selection pins, and a device enable pin. The IFLAG output alarm pin indicates an output current warning and the TFLAG alarm triggers when the internal temperature of the device forces the devices to shut down. ### 7.3.1 IQSET Pin This pin sets the operating band of the amplifier by adjusting the quiescent current. - IQSET > 2 V sets the device to operate in the FCC or ARIB bands - IQSET < 0.8 V sets the device to operate in the CENELEC bands</li> #### 7.3.2 EN Pin When the transmitter is not in use, the output is disabled and placed in a high-impedance state when the EN pin decreases. For typical operation, connect the EN pin to 3.3 V. In disabled mode, the entire device draws 58 $\mu$ A (typical) of current. ### 7.3.3 ILIM Pin Current Limiting The ILIM pin (pin 12) provides a resistor-programmable output current limit. Figure 6 shows the typical current limit for a given external R<sub>SET</sub> resistor attached to this pin. Several typical target values and the approximate corresponding $R_{\text{SET}}$ are provided in Table 1. Table 1. Typical Current Limit and R<sub>SET</sub> Values | CURRENT LIMIT (A) | R <sub>SET</sub> (approximate, kΩ) | |-------------------|------------------------------------| | Maximum Output | Grounded | | 1 | 10 | | 0.5 | 25 | #### 7.3.4 IFLAG and TFLAG Pins The IFLAG and TFLAG pins are active-high, open-drain outputs that indicate if the OPA521 is in current or thermal limit. Connect these pins to 3.3 V through pullup resistors (for example 10 k $\Omega$ ). The maximum output current from the power amplifier is programmed with the external I<sub>LIM</sub> resistor that is connected between ILIM (pin 12) and ground. IFLAG is set if the amplifier goes to a current limit state if a fault condition occurs. This causes the power amplifier to source or sink more current than the programmed limit value. IFLAG exhibits transient pulses under typical operation. An IFLAG true state for greater than 100 ms is a definite indication of a fault current condition. The device contains internal thermal shutdown protection circuitry that automatically disables the output stage if the junction temperature exceeds 140°C. The device thermal shutdown protection circuitry lets the amplifier typical normal operation only when the junction temperature falls below 130°C. The TFLAG is active when the device is in thermal shut down mode. #### 7.4 Device Functional Modes The OPA521 operates from a single power rail from 7 V to 24 V. The gain is fixed at -7 V/V and can increase with an external resistor that is connected to the GAIN\_SET and -IN pins. # 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 8.1 Application Information The application circuit shown in Figure 20 is an AC mains-line driver over 40-kHz-to-90-kHz utility band and is based around the European standard (EN56065–1) describing utility and consumer applications. This example shows a possible implementation for differential transmission on the mains line. This applications circuit is designed around the requirements of a domestic electricity meter operating over a utility band of 40 kHz to 90 kHz # 8.2 Typical Application The impedance of the mains network at these signaling frequencies is relatively low (< 1 $\Omega$ to 30 $\Omega$ ). This circuit has been designed to drive a 2- $\Omega$ mains line over the 40-kHz-to-90-kHz bandwidth. The signaling impedance of the mains network fluctuates as different loads are switched on during the day or over a season and it is influenced by many factors such as: - Localized loading from appliances connected to the mains supply near to the connection of the communication equipment; for example, heavy loads such as cookers and immersion heaters and reactive loads such as EMC filters and power factor corrections. - Distributed loading from consumers connected to the same mains cable, where their collective loading reduces the mains signaling impedance during times of peak electricity consumption; for example, meal times. - Network parameters; for example, transmission properties of cables and the impedance characteristics of distribution transformers and other system elements. With such a diversity of factors, the signaling environment fluctuates enormously, irregularly, and can differ greatly from one installation to another. Design the signaling system for reliable communications over a wide range of mains impedances and signaling conditions. Consequently, the transmitter must be able to drive sufficient signal into the mains network under these loading conditions. The OPA521 amplifier has 1.9-A output drive capability with short-circuit protection; hence, it adequately copes with the high current demands required for implementing mains signaling systems. Figure 20. OPA521 Interface to the AC Mains ## Typical Application (continued) #### 8.2.1 Design Requirements The primary subsystems of a power-line communication mains-line driver system include the line coupling circuit, circuit protection, and power supply. The following sections detail the design of each. #### 8.2.2 Detailed Design Procedure ### 8.2.2.1 Interfacing the OPA521 to the AC Mains The line coupling circuit is one of the most critical segments of a power-line modem. The line coupling circuit has two primary functions: first, to prevent the high voltage, low frequency of the mains (commonly 50 Hz or 60 Hz) from damaging the low-voltage modem circuitry; and second, as the name implies, to couple the modem signal to and from the ac mains. #### 8.2.2.1.1 Low-Voltage Capacitor The low-voltage capacitor (LV Cap) couples the time-varying components of the power amplifier output signal into the line coupling transformer. The LV Cap must have a large enough capacitance to appear as a low impedance throughout the signal band of interest; 10-µF is a common value for signals in the range of 35 kHz to 150 kHz. The voltage rating of the LV cap should be sufficient to withstand the clamping voltage of the TVS diode (that is, the transient voltage suppressor (see Circuit Protection more information) operating under surge conditions. Generally, this limit must be equal to the power amplifier supply voltage or slightly higher. #### 8.2.2.1.2 High-Voltage Capacitor The high-voltage capacitor (HV Cap) blocks the low-frequency mains voltage by forming a voltage divider with the winding inductance of the line coupling transformer. In many applications, a maximum reactive power (VA limit) on the HV Cap may be required. To meet this requirement, the HV Cap value is calculated by Equation 1. $$HV_{CAP} = \frac{VA_{LIMIT}}{V_{AC^2} \times 2 \pi \times f}$$ (1) For a 240-VAC, 50-Hz application with a 10-VA limit, the maximum value for the HV Cap is shown in Equation 2. $$HV_{CAP} \le \frac{10}{240^2 \times 2 \pi \times f} = 550 \text{ nF}$$ (2) A 470-nF capacitor is frequently used in these types of applications. A metallized polypropylene electromagnetic interference and radio frequency interference (EMI/RFI) suppression capacitor is recommended because of the low loss factor associated with the dielectric, which results in minimal internal self-heating. Operating the capacitor at approximately 80% of its ac-rated voltage ensures a long component operating life. See Circuit Protection of this document for additional discussion on selecting the correct HV Cap value to withstand impulses on the mains. #### 8.2.2.1.3 Inductor The inductor that is connected in series with the HV Cap is required when driving low line impedances and the HV Cap is restricted to approximately 470 nF for the reasons previously stated. In applications that operate in the CENELEC A band, the impedance of the 470-nF capacitance at 40 kHz is approximately 8.5 $\Omega$ . If the application requires the ability to drive a 2- $\Omega$ load, for example, this series impedance is restrictive. Adding the series inductor can mitigate this effect. To properly select the value of the inductance, the operating frequency range of the system must be known. A common example would be the PRIME frequency band, which is approximately 40 kHz to 90 kHz. Selecting the HV Cap and inductor to have a resonant frequency in the center of the frequency band is recommended, and results in a series inductor value of 12.8 $\mu$ H and HV Cap value of 470 nF. The inductor must be sized to be capable of withstanding the maximum load current without saturation, using this Equation 3 as a guideline. $$L = \frac{1}{\left(HV_{CAP} \times 2 \pi \times f\right)^2}$$ (3) # **Typical Application (continued)** #### 8.2.2.1.4 Line Coupling Transformer Most power-line communication transformers are compact, with turns ratios between 1:1 and 4:1, low leakage inductance, and approximately 1-mH of winding inductance. It is the voltage divider formed by the HV Cap and winding inductance that divides down the ac mains voltage and reduces it to negligible levels at the modem output. Figure 21 shows the equivalent circuit formed with the HV Cap and the line coupling transformer. Figure 21. Voltage Divider with HV Cap and Transformer Equivalent Circuit #### Where: - 1. R1 is the series dc resistance of the primary winding - 2. R2 is the shunt resistance reflecting losses in the core - 3. R3 is the series dc resistance of the secondary winding, reflected to the primary side - 4. L1 is the primary leakage inductance - 5. L2 is the open circuit inductance of the primary winding - 6. L3 is the secondary leakage inductance reflected to the primary side - 7. C1 is the self-capacitance of the primary winding - 8. C2 is the self-capacitance of the secondary winding reflected to the primary side For the purposes of analysis, this circuit can be simplified as shown in Figure 22. HVCap reflected to the primary side Figure 22. Simplified AC Mains Voltage Divider #### Where: - 1. L2 = OCL of the transformer primary - 2. C = HV Cap reflected to the primary side In a typical line coupling circuit the ac mains voltage injected into the modem is approximately 20 mVPP. Determining the optimal turns ratio (N1/N2) for the power-line communication transformer is simple, and based on the principle of using the maximum output swing capability of the power amplifier together with the maximum output current capability of the power amplifier to achieve maximum power transfer efficiency into the load. Assuming the power-supply voltage and target load impedance are known, the turns ratio is determined as shown in Figure 17, and calculated with Equation 11 and Equation 12. ## **Typical Application (continued)** #### 8.2.2.2 Circuit Protection Power-line communications are often located in operating environments that are harsh for electrical components connected to the ac line. Noise or surges from electrical anomalies (such as lightning, capacitor bank switching, inductive switching, or other grid fault conditions) can damage high-performance integrated circuits if proper protection is not provided. The OPA521, however, can survive even the harshest conditions by using a variety of techniques to protect the device. Layout the protection circuitry in order to dissipate as much of the electrical disturbance as possible with a multilayer approach using metal-oxide varistors (MOVs), transient voltage suppression diodes (TVSs), Schottky diodes, and a Zener diode. These components dissipate the electrical disturbance before the anomaly reaches the device. shows the recommended strategy for transient overvoltage protection. Figure 23. Transient Overvoltage Protection for OPA521 Note that the high-voltage coupling capacitor must be able to withstand pulses up to the clamping protection provided by the MOV. A metalized polypropylene capacitor, such as the 474MKP275KA from Illinois Capacitor, is rated for 50 Hz to 60 Hz and 250 VAC to 310 VAC, and can withstand 24 impulses of 2.5 kV. Table 2 lists several recommended transient protection components. **Table 2. Recommended Transient Protection Components** | COMPONENT | DESCRIPTION | MANUFACTURER | MFR PART NO (OR EQUIVALENT) | |-----------|-------------------------------|-------------------------|-----------------------------| | D1 | Zener diode | Diodes, Inc. | 1SMB59xxB | | D2, D3 | Schottky diode | Diodes, Inc. | 1N5819HW | | TVS | Transient voltage suppressor | Diodec<br>Semiconductor | P6SMBJxxC | | MOV | Varistor (for 120 VAC, 60 Hz) | LittleFuse | TMOV20RP140E | | MOV | Varistor (for 240 VAC, 50 Hz) | LittleFuse | TMOV20RP300E | | HV Cap | High-voltage capacitor | Illinois Capacitor, Inc | 474MKP275KA | # 8.2.3 Application Curves Submit Documentation Feedback # 9 Power Supply Recommendations Determining the power-supply requirements requires only a straightforward analysis. The desired load voltage, load impedance, and available power-supply voltage or desired transformer ratio are all the parameters that must be known. In many power-line communication applications, such as PRIME, it is required to drive a 1- $V_{RMS}$ signal into a 2- $\Omega$ load. Using Figure 27, calculate the minimum power-supply voltage required by adding the peak-to-peak load voltage; the voltage dropped across the HV Cap and inductor, V2; the voltage dropped across the LV Cap, V1; and twice the output swing to rail limit of the power amplifier, VSWING. For FSK and SFSK systems, the peak to average ratio is $\sqrt{2}$ , while for OFDM systems this ratio is approximately 3:1. Figure 27. Typical Line Coupling Circuit These ratios must be considered when performing calculations that relate the RMS voltages and peak voltages during an analysis. Choosing a large value for the LV Cap results in the voltage drop (V1) becoming negligible in most circumstances. The losses in the transformer are also negligible, even at high load currents, if the proper transformer with a low DCR is used. For FSK and SFSK systems, the voltage drop across the HV Cap and inductor, V2, is also usually negligible; in OFDM systems, because of the wider operating bandwidth, voltage drop V2 can be ignored and accounted for by using a 1.5x multiplier on the load voltage as an approximation. #### NOTE This approximation is only valid with a load impedance of 2 $\Omega$ for PRIME and G3. Voltage drop V2 becomes negligible with increasing load impedance. These assumptions greatly simplify the analysis. | | | , . | | |---------------------|-------------|------------------|------------| | PARAMETER | FSK OR SFSK | PRIME OR G3 OFDM | UNIT | | Frequency range | 63 to 74 | 35 to 95 | kHz | | R <sub>LOAD</sub> | 2 | 2 | Ω | | $V_{LOAD}$ | 1 | 1 | $V_{RMS}$ | | $V_{LOAD}$ | 1.414 | 3 | $V_{PEAK}$ | | $V_{LOAD}$ | 2.828 | 6 | $V_{PP}$ | | OFDM multiplier | _ | 1.5 | _ | | V <sub>SWING</sub> | 2 | 2 | V | | Turns ration, N1/N2 | 1.5 | 1.5 | _ | | PA supply | 8.25 | 17.5 | V | **Table 3. Power-Supply Requirements** Table 3 summarizes the power-supply requirements for various power-line communication systems. #### Example: For PRIME or G3 using an OFDM signal with a 2- $\Omega$ load and 1-V<sub>RMS</sub>load voltage: $PA_{Supply} = V_{LOAD} \times OFDM Multiplier \times Turns Ration + (2 \times V_{SWING})$ $PA_{Supply} = 6 V \times 1.5 \times 1.5 + (2 \times 2 V)$ $PA_{Supply} = 17.5 V$ Power consumption Calculating the power dissipation in the load and in OPA521 also requires some direct calculations. The desired load voltage, load impedance, available power-supply voltage, and the transformer ratio are the only parameters required. In many power-line communication applications, such as PRIME, it is required to drive a 1-VRMS signal into a $2-\Omega$ load. The power dissipation in the power amplifier is determined by calculating the RMS value of the OPA521's output current, and the voltage difference between the power amplifier supply and RMS value of the output voltage. These two values are multiplied, and the quiescent power of the power amplifier is added. The power in the load is given as Equation 4 shows. PA output voltage (RMS) = $$\frac{PA_{SUPPLY}}{2} + V_{LOAD\_RMS} \times \frac{N_1}{N_2}$$ (4) The power amplifier output current is given as calculated by Equation 5. PA power dissipation = voltage drop across $$PA \times PA_{IOUT\_RMS}$$ (5) Because the output of the power amplifier is always symmetric around PASupply/2, only the voltage difference between the amplifier supply and the RMS values of the PA output must be considered. Figure 28 illustrates this concept for an OFDM signal. Table 4 shows example power dissipation values. Figure 28. Typical OFDM Output Waveforms **Table 4. Power Dissipation** | PARAMETER | FSK OR SFSK | PRIME OR G3 OFDM | UNITS | |------------------------|-------------|------------------|------------------| | Turns ration, N1/N2 | 1.5 | 1.5 | - | | R <sub>LOAD</sub> | 2 | 2 | Ω | | $V_{LOAD}$ | 1 | 1 | $V_{RMS}$ | | I <sub>LOAD</sub> | 0.5 | 0.5 | A <sub>RMS</sub> | | PA output voltage | 6 | 10.75 | $V_{RMS}$ | | Voltage drop across PA | 3 | 6.25 | $V_{RMS}$ | | PA output current | 0.333 | 0.333 | A <sub>RMS</sub> | | PA supply | 9 | 17 | V | | PA power dissipation | 1 | 2.1 | W | | Load power dissipation | 0.5 | 0.5 | W | | Total | 1.5 | 2.6 | W | The power supply itself does not need to be designed to supply the peak power amplifier current continuously. The peak demand for current is supplied by the power-supply bypass capacitance. The power-supply voltage is shown in Figure 29 on channel 2, along with the signal voltage at the $2-\Omega$ load on channel 1. Figure 29. Typical Power-Supply AC Response Two power-supply pins and two ground pins are available to provide a path for the high currents associated with driving the low impedance of the ac mains. Connecting the two supply pins together is recommended. Placing a $47-\mu F$ to $100-\mu F$ bypass capacitor in parallel with a 100-n F capacitor as close as possible to the device is also recommended. Care must be taken when routing the high-current ground lines on the PCB to avoid creating voltage drops in the PCB ground that may vary with changes in load current. # 10 Layout ### 10.1 Layout Guidelines #### 10.1.1 Thermal Considerations In a typical power line communications application, the device dissipates 2 W of power when transmitting to the low-impedance AC line. This amount of power dissipation can increase the junction temperature, which can lead to a thermal overload that results in signal transmission interruptions if the PCB thermal design is not implemented properly. Proper management of heat flow from the device and good PCB design and construction are required to ensure proper device temperature, maximize performance, and extend the operating life of the device. The device is assembled in a 5-mm × 5-mm, QFN-20 package. This QFN package has a large exposed thermal pad on the underside that conducts heat away from the device and to the underlying PCB. Some heat is conducted from the silicon die surface through the plastic packaging material and is transferred to the ambient environment. However, this route is not the primary thermal path for heat flow because plastic is a relatively poor conductor of heat. Heat flows across the silicon die surface to the bond pads through the wire bonds to the package leads, to the top layer of the PCB. While these paths for heat flow are important, the majority (nearly 80%) of the heat flows downward through the silicon die to the thermally-conductive die-attach epoxy and to the exposed thermal pad on the underside of the package (as shown in Figure 30). Minimizing the thermal resistance of this downward path to the ambient environment maximizes the life and performance of the device. Figure 30. Heat Flow in the QFN Package The exposed thermal pad must be soldered to the PCB thermal pad. The thermal pad on the PCB must be the same size as the exposed thermal pad on the underside of the QFN package. See *QFN/SON PCB Attachment* for recommendations on attaching the thermal pad to the PCB. Figure 31 shows the direction of heat spreading to the PCB from the device. # **Layout Guidelines (continued)** The heat spreading to the PCB is maximized if the thermal path is uninterrupted. Best results are achieved if the heat-spreading surfaces are filled with copper to the greatest extent possible, which maximizes the percentage of area covered on each layer. As an example, a thermally robust, multilayer PCB design consists of four layers with copper (Cu) coverage of 60% in the top layer, 85% and 90% in the inner layers (respectively), and 95% on the bottom laver. Increasing the number of layers in the PCB, using thicker copper, and increasing the PCB area are all factors that improve the spread of heat. Figure 32 through Figure 34 show thermal resistance performance as a function of each of these factors. Product Folder Links: OPA521 Figure 32. Thermal Resistance as a Function of the Number of Layers in the PCB Figure 33. Thermal Resistance as a Function of **PCB** Area Submit Documentation Feedback Copyright © 2018, Texas Instruments Incorporated Figure 34. Thermal Resistance as a Function of Copper Thickness For additional information on thermal PCB design using exposed thermal pad packages, see *PowerPAD™ Thermally-Enhanced Package* (available for download at www.ti.com). # 10.2 Layout Example Figure 35. Recommended Layout for Typical Transformer Coupling Application # 11 Device and Documentation Support ### 11.1 Device Support ### 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ## 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Texas Instruments, PowerPAD™ Thermally Enhanced Package - Texas Instruments, QFN/SON PCB Attachment ## 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, find the device product folder on ti.com. In the upper right corner, see *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, read the revision history included in any revised document. # 11.4 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.5 Trademarks PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 11.7 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages show mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, see the the left-hand navigation. # **PACKAGE OPTION ADDENDUM** 6-Jul-2018 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | OPA521IRGWR | ACTIVE | VQFN | RGW | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OPA<br>521 | Samples | | OPA521IRGWT | ACTIVE | VQFN | RGW | 20 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | OPA<br>521 | Samples | | POPA521IRGWT | ACTIVE | VQFN | RGW | 20 | 250 | TBD | Call TI | Call TI | -40 to 125 | | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** 6-Jul-2018 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 1-Jul-2018 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | OPA521IRGWR | VQFN | RGW | 20 | 3000 | 330.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | | OPA521IRGWT | VQFN | RGW | 20 | 250 | 180.0 | 12.4 | 5.3 | 5.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 1-Jul-2018 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | OPA521IRGWR | VQFN | RGW | 20 | 3000 | 367.0 | 367.0 | 35.0 | | OPA521IRGWT | VQFN | RGW | 20 | 250 | 210.0 | 185.0 | 35.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994. - B. This drawing is subject to change without notice. - C. Quad Flat pack, No-leads (QFN) package configuration - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-220. # RGW (S-PVQFN-N20) # PLASTIC QUAD FLATPACK NO-LEAD ### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206352-2/M 06/15 NOTE: All linear dimensions are in millimeters # RGW (S-PVQFN-N20) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for solder mask tolerances. #### IMPORTANT NOTICE Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.