INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC01 1996 Apr 11



### FEATURES

The DSICS realizes the following servo functions:

- Focus servo loop
- Radial servo loop
- Built-in access procedure
- Sledge motor servo loop
- Three line (TDA1301T-like; same on hardware level, coefficients differ) or I<sup>2</sup>C-bus serial interface with system controller.

Other features are:

- Single supply voltage (5 V)
- · Flexible system oscillator
- Usable for single/double Foucault and astigmatic focus
- Wide range of adjustable servo characteristics possible
- Automatic focus start-up procedure and in-lock indication
- Fast focus restart procedure
- · Sophisticated track loss detection mechanism
- Extended radial error signal
- Automatic initialization and jump procedure for radial servo
- Automatic radial error gain and offset control
- Sophisticated defect detector
- Shock detector
- Fast serial communication
- Low noise servo loops
- Automatic gain control for the complete focus and radial loop
- Fast track counting signal input
- Steered sledge jump
- Radial actuator damping.

Features that improve on its predecessor, the TDA1301T:

- · Low noise in the focus loop
- Faster serial communication
- Improved jump performance.



Added features are:

- · High level watchdogs
- Decoder (LO9585, LO9588 or HD60) communication support
- Application debugging support
- Pulsed sledge mode
- Auto gain control on radial and focus loop
- I<sup>2</sup>C-bus serial communication
- · Externally available defect detector signals.

### **GENERAL DESCRIPTION**

The Digital Servo Integrated Circuit Silent (DSICS) IC provides all servo functions except the spindle motor control in two-stage Compact Disc (CD) systems. It offers a high degree of integration, combined with the low additional cost of external components. The servo characteristics are widely adjustable by means of a three-wire serial interface, which offers great flexibility for the application of different CD mechanisms.

The servo chip accepts diode currents and drives various power stages. Proper functioning of the focus and radial AGCs requires a digital power stage (OQ8844 or SZA1010). It can drive normal, CDM12-like, mechanisms.

It is the improved version of its predecessor, the DSIC2 (TDA1301).

| TYPE   |       | PACKAGE                                                                                      |          |  |  |
|--------|-------|----------------------------------------------------------------------------------------------|----------|--|--|
| NUMBER | NAME  | NAME DESCRIPTION VERSION                                                                     |          |  |  |
| OQ8868 | QFP44 | plastic quad flat package; 44 leads (lead length 1.3 mm); body $10 \times 10 \times 1.75$ mm | SOT307-2 |  |  |

#### **ORDERING INFORMATION**

### OQ8868

### QUICK REFERENCE DATA

| SYMBOL             | PARAMETER                        | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|--------------------|----------------------------------|------------|------|------|------|------|
| V <sub>DDD</sub>   | digital supply voltage           |            | 4.5  | _    | 5.5  | V    |
| V <sub>DDA</sub>   | analog supply voltage            |            | 4.5  | _    | 5.5  | V    |
| I <sub>DDD</sub>   | digital supply current           |            | -    | 17   | -    | mA   |
| I <sub>DD(q)</sub> | digital quiescent supply current |            | -    | _    | 10   | μA   |
| I <sub>DDA</sub>   | analog supply current            |            | -    | 5    | -    | mA   |
| I <sub>I</sub>     | input current                    |            |      |      |      |      |
|                    | for pins D1 to D4                | note 1     | -    | _    | 12   | μA   |
|                    | for pins S1 and S2               | note 2     | -    | _    | 6    | μA   |
| P <sub>tot</sub>   | total power dissipation          |            | -    | 115  | -    | mW   |
| T <sub>amb</sub>   | operating ambient temperature    |            | -40  | _    | +85  | °C   |

### Notes

1. Maximum input range varies from 3.8 to 12 µA and varies with the reference current through XTLR.

2. Maximum input range varies from 1.9 to 6  $\mu$ A and varies with the reference current through XTLR.

### **BLOCK DIAGRAM**



### PINNING

| SYMBOL            | PIN | DESCRIPTION                                                   |  |
|-------------------|-----|---------------------------------------------------------------|--|
| TEST1             | 1   | test input 1 (LOW for normal operation); internal pull-down   |  |
| V <sub>refH</sub> | 2   | high reference for A/D converter (input)                      |  |
| D1                | 3   | unipolar current input (central diode signal input)           |  |
| D2                | 4   | unipolar current input (central diode signal input)           |  |
| D3                | 5   | unipolar current input (central diode signal input)           |  |
| V <sub>refL</sub> | 6   | low reference for A/D converter (input)                       |  |
| D4                | 7   | unipolar current input (central diode signal input)           |  |
| S1                | 8   | unipolar current input (central diode signal input)           |  |
| S2                | 9   | unipolar current input (central diode signal input)           |  |
| V <sub>SSA</sub>  | 10  | analog ground                                                 |  |
| V <sub>DDA</sub>  | 11  | analog supply voltage                                         |  |
| XTLR              | 12  | reference current input                                       |  |
| V <sub>SSD5</sub> | 13  | digital ground 5                                              |  |
| OTD               | 14  | off track detector (output)                                   |  |
| RSTI              | 15  | reset input (active HIGH)                                     |  |
| SILD              | 16  | serial host interface load                                    |  |
| SICL/SCL          | 17  | serial host interface clock /I <sup>2</sup> C-bus clock (SCL) |  |
| SIDA/SDA          | 18  | serial host interface data /I <sup>2</sup> C-bus data (SDA)   |  |
| ENIIC             | 19  | enable I <sup>2</sup> C-bus serial format (active LOW)        |  |
| INTREQ            | 20  | interrupt request output (active LOW)                         |  |
| XTALI             | 21  | oscillator input                                              |  |
| XTALO             | 22  | oscillator output                                             |  |
| V <sub>SSD4</sub> | 23  | digital ground 4                                              |  |
| RAB               | 24  | serial decoder interface load (output)                        |  |
| DA                | 25  | serial decoder interface data (input/output)                  |  |
| CDIC              | 26  | serial decoder interface clock (output)                       |  |
| RSTO              | 27  | reset output (active LOW)                                     |  |
| CLKO              | 28  | clock buffer output                                           |  |
| V <sub>SSD3</sub> | 29  | digital ground 3                                              |  |
| V <sub>DDD3</sub> | 30  | digital supply voltage 3                                      |  |
| RA                | 31  | radial actuator output                                        |  |
| FO                | 32  | focus actuator output                                         |  |
| SL                | 33  | sledge output                                                 |  |
| V <sub>SSD2</sub> | 34  | digital ground 2                                              |  |
| RP                | 35  | radial polarity signal                                        |  |
| TL                | 36  | track loss signal                                             |  |
| FOK               | 37  | focus OK output                                               |  |
| FTC               | 38  | fast track counting input (internal pull-down)                |  |
| V <sub>SSD1</sub> | 39  | digital ground                                                |  |
| V <sub>DDD1</sub> | 40  | digital supply voltage 1                                      |  |

**OQ8868** 

## Digital Servo Integrated Circuit Silent (DSICS)

| SYMBOL | PIN | DESCRIPTION                                    |  |
|--------|-----|------------------------------------------------|--|
| DEFI   | 41  | defect detector input (connected to DEFO)      |  |
| DEFO   | 42  | defect detector output                         |  |
| LDO    | 43  | laser drive on output (open drain, active LOW) |  |
| TEST2  | 44  | test input 2 (low for normal operation)        |  |



### FUNCTIONAL DESCRIPTION

#### Servo input circuits

This IC has been designed for Compact Disc drives for audio and data applications and uses diode currents as input signals.

The analog signals from the diode pre-processor are converted into a digital representation using analog-to-digital (A/D) converters.

### Signal conditioning

The digital codes retrieved from the A/D converters are connected to a logic circuit, to obtain the various control signals. The signals from the central aperture detectors are processed in such a way that the following normalized focus error signal is generated:

| FE =              | D1 - D2 | D3 – D4 |
|-------------------|---------|---------|
| '∟ <sub>n</sub> − | D1 + D2 |         |

where the detector set-up is assumed as shown in Fig.3.

### OQ8868



For the single Foucault focusing method, the DSICS signal conditioning can be switched under software control so that the signal processing is as follows:

$$FE_n = 2 \times \frac{D1 - D2}{D1 + D2}$$

The FE<sub>n</sub> thus obtained is further processed by a Proportional Integral and Differential (PID) filter section. A focus OK (FOK) flag is generated by means of the central aperture signal and an adjustable reference level. This signal is used to provide extra protection for the TL generation, and also for the focus start-up procedure and the drop-out detection.

The radial or tracking error signal is generated by means of the satellite detector signals S1and S2. The radial error signal can be formulated as follows:

 $RE_s = (S1 - S2) \times RE_gain + (S1 + S2) - RE_offset$ 

where the index 's' indicates the automatic scaling operation that is performed on the radial error signal. This scaling is necessary to avoid non-optimum dynamic range usage in the digital representation and reduces radial bandwidth spread. Furthermore, the radial error signal will be made free from offset during start-up of the disc.

The four signals from the central aperture detectors, together with the satellite detector signals, generate a track position indication (TPI) signal. This can be formulated as follows:

 $TPI = sign[(D1 + D2 + D3 + D4) - (S1 + S2) \times Sum_gain]$ 

where the weighting factor Sum\_gain is generated internally in the DSICS during initialization.

### Servo output circuits

The Off Track Detection (OTD) signal indicates an off track situation. The polarity of this signal is programmable. During active radial tracking, OTD is realized by continuously monitoring the off track counter value. The off track flag becomes valid whenever the off track counter value is not equal to zero. Depending on the type of extended S-curve, the off track counter is reset after  $\frac{3}{4}$  extend or at the original track in the  $2\frac{1}{4}$  track extend mode.

The control signals for the different actuators (FO, RA and SL) are 1-bit noise-shaped digital outputs at 1.0584 MHz (DSD mode). At 2.1168 MHz, noise-shaped signals can also be selected.

An analog representation of the output signals can be achieved by connecting a first-order low-pass filter to the outputs.

### **Focus control**

The DSICS digital controller includes the following focus servo functions:

- 1. Focus start-up
- 2. Focus position control loop
- 3. Dropout detection
- 4. Focus loss detection and fast restart
- 5. Focus loop gain switching
- 6. Focus automatic gain control loop.

#### FOCUS START-UP

Five initially-loaded coefficients influence the start-up behaviour of the focus controller. The automatically generated triangle voltage can be influenced by three parameters for the height (ramp\_height) and DC-offset (ramp\_offset) of the triangle and its steepness (ramp\_inc).

For protection against false focus point detections, two parameters are available, these being an absolute level on the CA signal (CA\_start) and a level on the  $FE_n$  signal (FE\_start).

When this CA level is reached, the FOK signal becomes true. If this FOK signal is true and the level on the  $FE_n$  signal is reached, the focus PID is enabled to switch on when the next zero crossing is detected in the  $FE_n$  signal.

#### FOCUS POSITION CONTROL LOOP

The focus control loop contains a digital PID controller, which has five parameters available to the user. These coefficients influence the integrating (foc\_int), proportional (foc\_prop) and differentiating (foc\_pole\_lead) action of this PID and a digital low-pass filter (foc\_pole\_noise) following the PID. The fifth coefficient (foc\_gain) influences the loop gain.

#### **DROPOUT DETECTION**

This detector can be influenced by one parameter (CA\_drop). The FOK signal will become false and the PID integrator will hold if the CA signal drops below this programmable absolute CA level. When the FOK signal becomes false, it is assumed initially that this is caused by a black dot.

#### FOCUS LOSS DETECTION AND FAST RESTART

Whenever FOK is false for longer than approximately 3 ms, it is assumed that the focus point is lost. A fast restart procedure is initiated, which is capable of restarting the focus loop within 200 to 300 ms, depending on the microprocessor-programmed coefficients.

### FOCUS LOOP GAIN SWITCHING

The gain of the focus control loop (foc\_gain) can be multiplied by a factor of 2 or divided by 2 during normal operation. The integrator value of the PID is corrected accordingly. The differentiating (foc\_pole\_lead) action of the PID can be switched at the same time when gain switching is performed.

#### FOCUS AUTOMATIC GAIN CONTROL LOOP

The loop gain of the focus control loop can be corrected automatically to eliminate tolerances in the focus loop. This gain control injects a signal into the loop that is used to correct the loop gain. Since this decreases the optimum performance, the gain control should only be activated briefly, e.g. when starting a new disc.

### **Radial control**

The DSICS digital controller includes the following radial servo functions:

- 1. Level initialization
- 2. Sledge home
- 3. Tracking control
- 4. Access
- 5. Radial automatic gain control loop.

#### LEVEL INITIALIZATION

During start-up, an automatic adjustment procedure is activated, to set the values of the radial error gain (RE\_gain), offset (RE\_offset) and satellite sum signal gain (Sum\_gain) for TPI level generation. The initialization procedure runs in a radial open loop situation and is ≤300 ms. This start-up time period may coincide with the last part of the turntable motor start-up time period.

Automatic gain adjustment: As a result of this initialization, the amplitude of the RE signal is adjusted within  $\pm 10\%$  around the nominal RE amplitude.

**Offset adjustment:** The additional offset in RE due to the limited accuracy of the start-up procedure is less than  $\pm 50$  nm.

**TPI level generation:** The accuracy of the initialization procedure is such that the duty cycle range of TPI becomes 0.4 < duty cycle < 0.6. Duty cycle definition: TPI-HIGH/TPI-period).

#### SLEDGE HOME

The sledge moves to a reference position (end\_stop\_switch) at the inner side of the disc with user-defined voltage.

### OQ8868

### TRACKING CONTROL

The actuator is controlled using a PID loop filter with user-defined coefficients and gain. For stable operation between the tracks, the S-curve is extended over  $\pm \frac{3}{4}$  track.

Upon a request from the microprocessor, S-curve extension over  $\pm 2^{1}/_{4}$  tracks is used, automatically changing to access control when exceeding those  $2^{1}/_{4}$  tracks.

Both modes of S-curve extension make use of a track-count mechanism, as described in section "Off track counting". In this mode, track counting results in automatic 'return to zero track', to avoid major music rhythm disturbances in the audio output for improved shock resistance. The sledge is continuously controlled using the filtered value of the integrator contents of the actuator, or upon request by the microprocessor. The microprocessor can read out this integrator value and provides the sledge with step pulses to reduce power consumption. Filter coefficients of the continuous sledge control can be preset by the user.

### ACCESS

The access procedure is divided into two different modes, depending on the requested jump size (see Table 1).

The access procedure makes use of a track counting mechanism (see section "Off track counting"), a velocity signal based upon the number of tracks passed within a fixed time interval, a velocity setpoint calculated from the number of tracks to go and a user-programmable parameter indicating the maximum sledge performance.

If the number of tracks to go is larger than break\_dist, then the Sledge jump mode is activated; otherwise, the actuator jump is performed. The requested jump size, together with the required sledge braking distance at maximum access speed, defines the value break\_dist.

During the actuator jump mode, velocity control with a PI controller is used for the actuator. The sledge is then continuously controlled using the filtered value of the integrator contents of the actuator. All filter parameters (for actuator and sledge) are user-programmable.

In the sledge jump mode, maximum power (user-programmable) is applied to the sledge in the correct direction, while the actuator becomes idle; the contents of the actuator integrator leaks to zero just after the sledge jump mode is initiated.

### Table 1Access modes

| ACCESS TYPE JUMP SIZE |                                       | ACCESS SPEED                           |
|-----------------------|---------------------------------------|----------------------------------------|
| Actuator jump         | 1 – break_distance <sup>(1)</sup>     | decreasing velocity                    |
| Sledge jump           | break distance <sup>(1)</sup> – 32768 | maximum power to sledge <sup>(1)</sup> |

### Note

1. Can be preset by the microcontroller.

#### RADIAL AUTOMATIC GAIN CONTROL LOOP

The loop gain of the radial control loop can be corrected automatically to eliminate tolerances in the radial loop. This gain control injects a signal into the loop, which is used to correct the loop gain. Since this decreases the optimum performance, the gain control should only be activated briefly (e.g. when starting a new disc).

This gain control differs from the 'level initialization' previously mentioned. This level initialization should be performed first. The disadvantage of the level initialization without the gain control is that only tolerances from the front-end are reduced.

### Off track counting

TPI is a flag that is used to indicate whether the spot is positioned on the track, with a margin of  $\pm 1/_4$  of the track-pitch. In combination with the RP-flag (radial polarity; pin 35) the relative spot position over the tracks can be determined.

These signals are affected by some uncertainties, caused by:

- Disc defects, such as scratches and fingerprints
- The high-frequency (HF) information on the disc, which is seen as noise by the detector signals.

In order to determine the spot position with sufficient accuracy, extra conditions are necessary to generate a TL signal as well as an off track counter value. These extra conditions influence the maximum speed and this implies that one of the three following counting states is selected internally:

- **Protected state:** used in normal play situations. In this state, a good protection against false detection caused by disc defects is important.
- Slow counting state: used in low velocity track jump situations. In this state, a fast response is important, rather than the protection against disc defects. (If the phase relationship between TL and RP of a  $1/_2\pi$  rad is affected too much, the direction can no longer be determined accurately.
- Fast counting state: used in high velocity track jump situations. The highest obtainable velocity is the most important feature in this state, in which counting on internally generated signals or on the Fast Track Count (FTC) input signal is possible.

#### Defect detection

Because of the possible defects previously mentioned (fingerprints, etc.), a defect detection circuit is incorporated into the DSICS. Whenever this circuit detects a defect, it will hold all radial and focus controls. This circuit improves the playability of the application (black dot performance, etc.) and is programmable, to optimize it for specific disc defects. The actions of this circuit can be monitored on the DEFO pin (active HIGH).

An external defect detection circuit can be added by removing the connection between DEFO and DEFI (normal operation) and connecting the external circuitry.

These signals are affected by some uncertainties caused by:

- Disc defects, such as scratches and fingerprints
- The HF information on the disc, which is seen as noise by the detector signals.

### Off track detection

During active radial tracking, off track detection is realized by continuously monitoring the off track counter value. The off track detector (OTD) flag becomes valid whenever the off track counter value is not equal to zero. Depending on the type of extended S-curve, the off track counter is reset after  $\frac{3}{4}$  extend or at the original track in the  $2\frac{1}{4}$  track extend mode.

### Serial host Interface

To control DSICS operation, a serial interface is implemented. This serial interface allows communication with a microcontroller via a 3-line or 2-line serial bus. In the 2 line,  $l^2$ C-bus mode, it consists of:

- Clock line SCL (SICL/SCL pin)
- Data line SDA (SIDA/SDA pin).
- In the 3-line, TDA1301T-like mode, it consists of:
- Clock line SICL (SICL/SCL pin)
- Data line SIDA (SIDA/SDA pin)
- Control line SILD.

The SICL line is controlled by the microcontroller and can be completely asynchronous from the DSICS oscillator frequency. The SILD line is used for read/write control and end-of-byte signalling.

The communication is bi-directional and processes 8-bit words (byte, MSB first). The data present on SIDA is clocked with the positive edge of SICL. A single information exchange consists of one command byte and up to seven data bytes.

The first byte defines the command, and is always input to the DSICS. This byte defines whether data has to be written to or read from the DSICS. If data has to be written to the DSICS, this byte also specifies the number of data bytes. The number of bytes read from the DSICS can vary from 0 to 128 and only depends on how many the microcontroller wants to read.

### Serial decoder interface

The DSICS is able to control the decoder (SAA7345) through a second serial interface. If this connection is made, high-level features such as auto start-up and interrupt on subcode discontinuity can be used. In this case, the microcontroller has to communicate through the DSICS to the decoder.

The interface to the decoder is a 3-line serial bus comprising the following signals:

- Clock line (CDIC)
- Data line (DA)
- Control line (RAB).

The serial bus is fully controlled by the DSICS, although it can be disabled by the microcontroller.

### **Clock generation**

The DSICS should run internally with a clock of 8.4672 MHz. The circuit that generates the clock has three modes: the oscillator frequency divided by 2, 3 or 4 (software controlled). Therefore, it is possible to connect a crystal or a resonator with a frequency of 8.4672, 11.2896 or 16.9344 MHz. For the best performance, use of the 16.9344 MHz input frequency is recommended. These frequencies are derived from the currently popular decoder IC frequencies. It is also possible to drive the clock circuit with a TTL compatible external clock signal. The clock buffer output (CLKO) can supply the system clock or half the system clock (also switchable under software control via the serial bus) to be used as clock generator for other ICs. The oscillator circuit is optimized for low power dissipation.

### Reset

Reset is controlled by means of the RSTI pin (active HIGH). This circuit ensures correct initialization of the digital circuit and the output stages. The minimum reset time is 250 ns. The inverse synchronized reset signal is available on the output pin RSTO. This signal can be used to reset the decoder and disable the OQ8844 or SZA1010 (digital output stages) during a reset.

### Laser drive on

The  $\overline{\text{LDO}}$  pin is used to switch the laser drive off and on. It is an open drain output. When the laser is on, the output has a high impedance. This pin is automatically driven when the focus control loop is switched on.

### OQ8868

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL            | PARAMETER                                                                      |       | MAX.  | UNIT |
|-------------------|--------------------------------------------------------------------------------|-------|-------|------|
| V <sub>DDD</sub>  | digital supply voltage                                                         | 0     | 6.5   | V    |
| V <sub>DDA</sub>  | analog supply voltage                                                          | 0     | 6.5   | V    |
| $\Delta V_{SS}$   | ground supply voltage difference between $V_{\mbox{SSA}}$ and $V_{\mbox{SSD}}$ | -5    | +5    | mV   |
| P <sub>diss</sub> | power dissipation                                                              | -     | 200   | mW   |
| T <sub>stg</sub>  | storage temperature                                                            | 55    | 150   | °C   |
| T <sub>amb</sub>  | operating ambient temperature                                                  | -40   | +85   | °C   |
| V <sub>esd</sub>  | electrostatic handling                                                         | -2000 | +2000 | V    |

#### HANDLING

Electrostatic handling in accordance with "UZW-BO/FQ-0604".

### QUALITY SPECIFICATION

In accordance with "SNW-FQ-611E".

### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                            | VALUE | UNIT |
|---------------------|--------------------------------------|-------|------|
| R <sub>th j-a</sub> | from junction to ambient in free air | 80    | K/W  |

### OQ8868

### CHARACTERISTICS

 $V_{DDD}$  = 5 V;  $V_{DDA}$  = 5 V;  $V_{SSD}$  =  $V_{SSA}$  = 0 V;  $T_{amb}$  = 25 °C; unless otherwise specified.

| SYMBOL             | PARAMETER                                               | CONDITIONS                       | MIN.                | TYP.                         | MAX.                | UNIT |
|--------------------|---------------------------------------------------------|----------------------------------|---------------------|------------------------------|---------------------|------|
| Supply             |                                                         |                                  |                     |                              |                     |      |
| V <sub>DDD</sub>   | digital supply voltage                                  |                                  | 4.5                 | -                            | 5.5                 | V    |
| V <sub>DDA</sub>   | analog supply voltage                                   |                                  | 4.5                 | _                            | 5.5                 | V    |
| I <sub>DDD</sub>   | digital supply current                                  |                                  | -                   | 17                           | _                   | mA   |
| I <sub>DDA</sub>   | analog supply current                                   |                                  | _                   | _                            | 9.0                 | mA   |
| I <sub>DD(q)</sub> | digital quiescent supply current                        |                                  | -                   | -                            | 10                  | μA   |
| P <sub>tot</sub>   | total power dissipation                                 |                                  | _                   | 115                          | _                   | mW   |
| T <sub>amb</sub>   | operating ambient temperature                           |                                  | -40                 | -                            | +85                 | °C   |
| Analog part        | t                                                       |                                  |                     |                              |                     | -    |
| DSICS ANAL         | OG FRONT-END SPECIFICATION                              |                                  |                     |                              |                     |      |
| V <sub>DDA</sub>   | analog supply voltage                                   |                                  | 4.5                 | _                            | 5.5                 | V    |
| I <sub>DDA</sub>   | analog supply current                                   |                                  | -                   | tbf                          | -                   | mA   |
| I <sub>ref</sub>   | reference input current (XTLR)                          |                                  | 1.935               | -                            | 6                   | μA   |
| R <sub>ext</sub>   | external resistor                                       |                                  | 200                 | _                            | 620                 | kΩ   |
| V <sub>i</sub>     | voltage on current input (XTLR)                         |                                  | -                   | 1.2                          | -                   | V    |
| l <sub>l</sub>     | input current                                           |                                  |                     |                              |                     |      |
|                    | for pins D1 to D4                                       | note 1                           | 3.871               | _                            | 12                  | μA   |
|                    | for pinsS1 and S2                                       | note 1                           | 1.935               | -                            | 6                   | μA   |
| C <sub>ext</sub>   | external capacitors D1 to D4, S1, S2                    |                                  | 100                 | 220                          | 400                 | pF   |
| Vi                 | voltage on current inputs D1 to D4, S1, S2              |                                  | -                   | Virtual<br>V <sub>refL</sub> | -                   | V    |
| V <sub>refL</sub>  | LOW level reference voltage                             |                                  | 0                   | 0                            | 0                   | V    |
| V <sub>refH</sub>  | HIGH level reference voltage                            |                                  | 0.5                 | _                            | 2.5                 | V    |
| (THD+N)/S          | total harmonic distortion plus<br>noise-to-signal ratio | at 0 dB; note 2                  | -                   | -50                          | -45                 | dB   |
| S/N                | signal-to-noise ratio                                   |                                  | _                   | 55                           | _                   | dB   |
| PSRR               | power supply ripple rejection                           | at V <sub>DDA</sub> ; note 3     | -                   | 45                           | -                   | dB   |
| G <sub>tol</sub>   | gain tolerance                                          | note 4                           | ±13                 | _                            | ±18                 | %    |
| ΔG                 | variance of gain between channels                       |                                  | _                   | _                            | 2                   | %    |
| α <sub>cs</sub>    | channel separation                                      |                                  | -                   | 60                           | -                   | dB   |
| Digital part       |                                                         |                                  | I                   |                              |                     |      |
| DIGITAL INPU       | TS, WITH INTERNAL PULL-DOWN RESISTO                     | OR: TEST1, TEST2 AND D           | EFI                 |                              |                     |      |
| V <sub>IL</sub>    | LOW level input voltage                                 | $T_{amb} = -40$ to +85 °C        | -                   | _                            | 0.3V <sub>DDD</sub> | V    |
| V <sub>IH</sub>    | HIGH level input voltage                                | T <sub>amb</sub> = −40 to +85 °C | 0.7V <sub>DDD</sub> | -                            | -                   | V    |
| R <sub>pd</sub>    | internal pull-down resistor to V <sub>SSD</sub>         |                                  | 27                  | -                            | 80                  | kΩ   |

| SYMBOL          | PARAMETER                                       | CONDITIONS                                 | MIN.                | TYP. | MAX.                | UNIT |
|-----------------|-------------------------------------------------|--------------------------------------------|---------------------|------|---------------------|------|
| DIGITAL INPU    | TS, WITH INTERNAL PULL-DOWN RESIS               | FOR AND TTL COMPATIBLE: F                  | тс                  | -    | •                   |      |
| V <sub>IL</sub> | LOW level input voltage                         | T <sub>amb</sub> = -40 to +85 °C           | -                   | _    | 0.8                 | V    |
| V <sub>IH</sub> | HIGH level input voltage                        | T <sub>amb</sub> = -40 to +85 °C           | 2.0                 | _    | -                   | V    |
| R <sub>pd</sub> | internal pull-down resistor to V <sub>SSD</sub> |                                            | 27                  | -    | 80                  | kΩ   |
| DIGITAL INPU    | TS: SILD, SICL AND ENIIC                        |                                            |                     |      | 1                   | -    |
| V <sub>IL</sub> | LOW level input voltage                         | $T_{amb} = -40$ to +85 °C                  | _                   | _    | 0.3V <sub>DDD</sub> | V    |
| V <sub>IH</sub> | HIGH level input voltage                        | T <sub>amb</sub> = -40 to +85 °C           | 0.7V <sub>DDD</sub> | _    | -                   | V    |
| ILI             | input leakage current                           |                                            | -                   | -    | 1                   | μA   |
| DIGITAL INPU    | TS WITH INTERNAL PULL-DOWN RESIST               | OR, HYSTERESIS AND TTL CO                  | OMPATIBLE: RS       | ті   |                     |      |
| V <sub>IL</sub> | LOW level input voltage                         | $T_{amb} = -40$ to +85 °C                  | _                   | _    | 0.6                 | V    |
| V <sub>IH</sub> | HIGH level input voltage                        | $T_{amb} = -40 \text{ to } +85 \text{ °C}$ | 2.4                 | _    | _                   | V    |
| R <sub>pd</sub> | internal pull-down resistor to V <sub>SSD</sub> |                                            | 27                  | _    | 80                  | kΩ   |
| •               | PUTS: LDO (OPEN DRAIN)                          |                                            |                     |      |                     |      |
| I <sub>OL</sub> | LOW level output current                        | $V_0 = 0.4 V$                              | _                   | 4    | -                   | mA   |
| I <sub>OH</sub> | HIGH level output current                       | open drain                                 | _                   | 0    | _                   | mA   |
| t <sub>r</sub>  | rise time                                       |                                            | _                   | _    | _                   | ns   |
| t <sub>f</sub>  | fall time                                       | note 5                                     | _                   | 27   | -                   | ns   |
| DIGITAL OUT     | PUTS: OTD, INTREQ, RAB, CL, RST                 | O, CLKO AND DEFO                           |                     |      |                     |      |
| I <sub>OL</sub> | LOW level output current                        | $V_0 = 0.4 V$                              | _                   | 4    | _                   | mA   |
| I <sub>OH</sub> | HIGH level output current                       | $V_o = V_{DDD} - 0.4 V$                    | _                   | 4    | _                   | mA   |
| t <sub>r</sub>  | rise time                                       | note 5                                     | _                   | 23   | -                   | ns   |
| t <sub>f</sub>  | fall time                                       | note 5                                     | _                   | 27   | -                   | ns   |
| DIGITAL OUT     | PUTS; 3-STATE: RA, FO, SL, RP, TL A             |                                            |                     | -    |                     |      |
| I <sub>OL</sub> | LOW level output current                        | $V_0 = 0.4 V$                              | _                   | 4    | -                   | mA   |
| I <sub>OH</sub> | HIGH level output current                       | $V_o = V_{DDD} - 0.4 V$                    | _                   | 4    | _                   | mA   |
| I <sub>OZ</sub> | 3-state leakage current                         | T <sub>amb</sub> = -40 to +85 °C           | _                   | _    | 5                   | μA   |
| I               | current                                         | $V_o = 0$ to $V_{DDD}$                     | -                   | _    | -                   | Α    |
| t <sub>r</sub>  | rise time                                       | note 5                                     | -                   | 24   | -                   | ns   |
| t <sub>f</sub>  | fall time                                       | note 5                                     | -                   | 28   | -                   | ns   |
| DIGITAL BIDIR   | RECTIONAL: SIDA AND DA                          |                                            |                     | ·    |                     |      |
| V <sub>IL</sub> | LOW level input voltage                         | T <sub>amb</sub> = -40 to +85 °C           | -                   | -    | 0.8                 | V    |
| V <sub>IH</sub> | HIGH level input voltage                        | T <sub>amb</sub> = -40 to +85 °C           | 2.0                 | -    | -                   | V    |
| I <sub>OL</sub> | LOW level output current                        | V <sub>o</sub> = 0.4 V                     | 4                   | _    | -                   | mA   |
| I <sub>OH</sub> | HIGH level output current                       | $V_o = V_{DDD} - 0.4 V$                    | 4                   | _    | -                   | mA   |
| I <sub>OZ</sub> | 3-state leakage current                         | $T_{amb} = -40$ to +85 °C                  | -                   | _    | 5                   | μA   |
|                 | current                                         | $V_o = 0$ to $V_{DDD}$                     | -                   | -    | -                   | А    |
| t <sub>r</sub>  | rise time                                       | note 5                                     | _                   | 19   | -                   | ns   |
| t <sub>f</sub>  | fall time                                       | note 5                                     | _                   | 33   | -                   | ns   |

### OQ8868

| SYMBOL           | PARAMETER                | CONDITIONS               | MIN. | TYP. | MAX. | UNIT |
|------------------|--------------------------|--------------------------|------|------|------|------|
| Oscillator       |                          |                          | ł    |      |      |      |
| f <sub>osc</sub> | oscillator frequency     |                          | 8    | -    | 17   | MHz  |
| C <sub>in</sub>  | input capacitance        |                          | -    | 8.5  | 10   | pF   |
| C <sub>fb</sub>  | feedback capacitance     |                          | _    | 3    | 3.7  | pF   |
| Cout             | output capacitance       |                          | -    | 2    | 3    | pF   |
| Slave clock      | mode                     |                          |      |      | -    |      |
| V <sub>IL</sub>  | LOW level input voltage  |                          | _    | _    | 0.5  | V    |
| VIH              | HIGH level input voltage |                          | 2.0  | _    | _    | V    |
| t <sub>H</sub>   | input HIGH time          | relative to clock period | 45   | _    | 55   | %    |

### Notes

1.  $f_{sys} = 8.4672 \text{ MHz}; V_{refL} = 0 \text{ V}.$ 

a) For A/D converters D1 to D4: 
$$I_{1 (max)} = \frac{2.4}{R_{ext}} = \frac{2.4}{200 \text{ k}\Omega} = 12 \text{ }\mu\text{A}$$

b) For A/D converters S1 and S2: 
$$I_{I(max)} = \frac{1.2}{R_{ext}} = \frac{\overline{1.2}}{200 \text{ k}\Omega} = 6 \text{ }\mu\text{A}$$

- 2. Measuring bandwidth: 200 Hz to 20 kHz;  $f_{inADC} = 1$  kHz.
- 3.  $f_{ripple} = 1 \text{ kHz}; V_{ripple} = 0.5 \text{ V} (p-p).$
- 4. Gain tolerance is determined by the accuracy of external resistor R<sub>ext</sub>.
- 5. At 10 to 90% levels with  $C_L$  = 50 pF;  $V_{DD}$  = 4.5 V;  $T_j$  = 85 °C.

OQ8868

## Digital Servo Integrated Circuit Silent (DSICS)

### **APPLICATION INFORMATION**



### OQ8868

### PACKAGE OUTLINE

QFP44: plastic quad flat package; 44 leads (lead length 1.3 mm); body 10 x 10 x 1.75 mm SOT307-2



### SOLDERING

### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### **Reflow soldering**

Reflow soldering techniques are suitable for all QFP packages.

The choice of heating method may be influenced by larger plastic QFP packages (44 leads, or more). If infrared or vapour phase heating is used and the large packages are not absolutely dry (less than 0.1% moisture content by weight), vaporization of the small amount of moisture in them can cause cracking of the plastic body. For more information, refer to the Drypack chapter in our "Quality Reference Handbook" (order code 9397 750 00192).

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

#### Wave soldering

Wave soldering is **not** recommended for QFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

### If wave soldering cannot be avoided, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

### Even with these conditions, do not consider wave soldering the following packages: QFP52 (SOT379-1), QFP100 (SOT317-1), QFP100 (SOT317-2), QFP100 (SOT382-1) or QFP160 (SOT322-1).

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### **Repairing soldered joints**

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|
| Objective specification This data sheet contains target or goal specifications for product development.                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | Product specification This data sheet contains final product specifications.          |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |  |

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

### PURCHASE OF PHILIPS I<sup>2</sup>C COMPONENTS



Purchase of Philips I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specification defined by Philips. This specification can be ordered using the code 9398 393 40011.

### Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. (02) 805 4455, Fax. (02) 805 4466 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. (01) 60 101-1256, Fax. (01) 60 101-1250 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. (172) 200 733, Fax. (172) 200 773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. (359) 2 689 211, Fax. (359) 2 689 102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS: Tel. (800) 234-7381, Fax. (708) 296-8556 Chile: see South America China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. (852) 2319 7888, Fax. (852) 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAĞEN S, Tel. (032) 88 2636, Fax. (031) 57 1949 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. (358) 0-615 800, Fax. (358) 0-61580 920 France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex, Tel. (01) 4099 6161, Fax. (01) 4099 6427 Germany: P.O. Box 10 51 40, 20035 HAMBURG, Tel. (040) 23 53 60, Fax. (040) 23 53 63 00 Greece: No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01) 4894 339/4894 911, Fax. (01) 4814 240 Hungary: see Austria India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, BOMBAY 400 018 Tel. (022) 4938 541, Fax. (022) 4938 722 Indonesia: see Singapore Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. (01) 7640 000, Fax. (01) 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, TEL AVIV 61180, Tel. (03) 645 04 44, Fax. (03) 648 10 07 Italy: PHILIPS SEMICONDUCTORS Piazza IV Novembre 3, 20124 MILANO, Tel. (0039) 2 6752 2531, Fax. (0039) 2 6752 2557 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku Japan: Philips Bidg 13-37, Kolman 2-chome, Minalo-Ku, TOKYO 108, Tel. (03) 3740 5130, Fax. (03) 3740 5077
Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02) 709-1412, Fax. (02) 709-1415
Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. (03) 750 5214, Fax. (03) 757 4880
Mexico: 5900 Gateway East, Suite 200, EL PASO, TEYAO 20055 Tel. 0 5000 004 704 Few. (200) 004 7574 TEXAS 79905, Tel. 9-5(800) 234-7831, Fax. (708) 296-8556 Middle East: see Italy Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. (040) 2783749, Fax. (040) 2788399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. (09) 849-4160, Fax. (09) 849-7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. (022) 74 8000, Fax. (022) 74 8341 Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (63) 2 816 6380, Fax. (63) 2 817 3474

**Poland:** Úl. Lukiska 10, PL 04-123 WARSZAWA, Tel. (022) 612 2831, Fax. (022) 612 2327

Portugal: see Spain Romania: see Italv Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65) 350 2000, Fax. (65) 251 6500 Slovakia: see Austria Slovenia: see Italy South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. (011) 470-5911, Fax. (011) 470-5494 South America: Rua do Rocio 220 - 5th floor, Suite 51, CEP: 04552-903-SÃO PAULO-SP, Brazil, P.O. Box 7383 (01064-970), Tel. (011) 821-2333, Fax. (011) 829-1849 Spain: Balmes 22, 08007 BARCELONA Tel. (03) 301 6312, Fax. (03) 301 4107 Sweden: Kottbygatan 7, Akalla. S-16485 STOCKHOLM, Tel. (0) 8-632 2000, Fax. (0) 8-632 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. (01) 488 2211, Fax. (01) 481 77 30 Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1, P.O. Box 22978, TAIPEI 100, Tel. (886) 2 382 4443, Fax. (886) 2 382 4444 **Thailand:** PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. (66) 2 745-4090, Fax. (66) 2 398-0793 Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. (0212) 279 2770, Fax. (0212) 282 6707 Ukraine: PHILIPS UKRAINE, 2A Akademika Koroleva str., Office 165, 252148 KIEV, Tel. 380-44-4760297, Fax. 380-44-4766991 United Kingdom: Philips Semiconductors LTD 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. (0181) 730-5000, Fax. (0181) 754-8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (800) 234-7381, Fax. (708) 296-8556 Uruguay: see South America Vietnam: see Singapore Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. (381) 11 825 344, Fax. (359) 211 635 777

Internet: http://www.semiconductors.philips.com/ps/

For all other countries apply to: Philips Semiconductors, Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31-40-2724825

SCDS48 © Philips Electronics N.V. 1996

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

517021/1200/01/pp20 Document order number: Date of release: 1996 Apr 11 9397 750 00785

Let's make things better.



