# **IBM POWER microprocessors**

IBM has a series of high performance microprocessors called **POWER** followed by a number designating generation, i.e. *POWER1*, *POWER2*, *POWER3* and so forth up to the latest *POWER9*. These processors have been used by IBM in their <u>RS/6000</u>, <u>AS/400</u>, <u>pSeries</u>, <u>iSeries</u>, <u>System p</u>, <u>System i</u> and <u>Power Systems</u> line of <u>servers</u> and <u>supercomputers</u>. They have also been used in <u>data storage devices</u> by IBM and by other server manufacturers like <u>Bull</u> and <u>Hitachi</u>.

The name "POWER" was originally presented as an acronym for "Performance Optimization With Enhanced RISC".

The POWER*n* family of processors were developed in the late 1980s and are still in active development nearly 30 years later. In the beginning, they utilized the <u>POWER instruction set architecture</u> (ISA), but that evolved into <u>PowerPC</u> in later generations and then to <u>Power Architecture</u>, so modern POWER processors do not use the POWER ISA, they use the Power ISA.

## History

#### Early developments

#### The 801 research project

Main article: IBM 801

In 1974 IBM started a project to build a telephone switching computer with, for the time, immense computational power. Since the application was comparably simple, this machine would need only to perform <u>I/O</u>, <u>branches</u>, add <u>register-register</u>, move data between <u>registers</u> and <u>memory</u>, and would have no need for special instructions to perform heavy arithmetic. This simple design philosophy, whereby each step of a complex operation is specified explicitly by one machine instruction, and all instructions are required to complete in the same constant time, would later come to be known as <u>RISC</u>. When the telephone switch project was cancelled IBM kept the design for the general purpose processor and named it **801** after building #801 at <u>Thomas J. Watson Research Center</u>.

#### The Cheetah project

By 1982 IBM continued to explore the <u>superscalar</u> limits of the 801 design by using multiple <u>execution units</u> to improve performance to determine if a RISC machine could maintain multiple instructions per cycle. Many changes were made to the 801 design to allow for multiple execution units and the Cheetah processor had separate <u>branch prediction</u>, <u>fixed-point</u>, and <u>floating-point</u> execution units. By 1984 <u>CMOS</u> was chosen since it allowed an increase in the level of circuit integration while improving transistor-logic performance.

#### The America project

In 1985, research on a second-generation RISC architecture started at the IBM Thomas J. Watson Research Center, producing the "AMERICA architecture"; in 1986, <u>IBM Austin</u> started developing the <u>RS/6000</u> series computers based on that architecture. This was to become the first POWER processors using the first POWER ISA.

## POWER

#### Main article: **POWER1**



A schematic showing the evolution of the different **POWER**, **PowerPC** and Power **ISAs** 

In February 1990, the first computers from IBM to incorporate the POWER ISA were called the "RISC System/6000" or <u>RS/6000</u>. These RS/6000 computers were divided into two classes, <u>workstations</u> and <u>servers</u>, and hence introduced as the POWERstation and POWERserver. The RS/6000 CPU had 2 configurations, called the "RIOS-1" and "RIOS.9" (or more commonly the *POWER1* CPU). A RIOS-1 configuration had a total of 10 discrete chips — an instruction cache chip, fixed-point chip, floating-point chip, 4 <u>data L1 cache</u> chips, storage control chip, input/output chips, and a clock chip. The lower cost RIOS.9 configuration had 8 discrete chips—an instruction cache chip, fixed-point chip, floating-point chip, 2 data cache chips, storage control chip, input/output chip, and a clock chip.

The POWER1 is the first microprocessor that used <u>register renaming</u> and <u>out-of-order execution</u>. A simplified and less powerful version of the 10 chip RIOS-1 was made in 1992 was developed for lower-end RS/6000s. It used only one chip and was called "<u>RISC Single Chip</u>" or *RSC*.

#### **POWER1** processors

- *RIOS-1* the original 10-chip version
- RIOS.9 a less powerful version of RIOS-1
- POWER1 + -a faster version of RIOS-1 made on a reduced fabrication process
- *POWER1*++ an even faster version of RIOS-1
- *RSC* a single-chip implementation of RIOS-1
- *RAD6000* a radiation-hardened version of the RSC was made available for primarily use in space; it was a very popular design and was used extensively on many high-profile missions

## POWER2

#### Main article: **POWER2**

IBM started the <u>POWER2</u> processor effort as a successor to the POWER1. By adding a second fixed-point unit, a second powerful floating point unit, and other performance enhancements and new instructions to the design, the POWER2 ISA had leadership performance when it was announced in November 1993. The POWER2 was a multi-chip design, but IBM also made a single chip design of it, called the *POWER2 Super Chip* or *P2SC* that went into high performance servers and supercomputers. At the time of its introduction in 1996, the P2SC was the largest processor with the highest transistor count in the industry and was a leader in floating point operations.

#### **POWER2** processors

- *POWER2* 6 to 8 chips were mounted on a <u>ceramic multi chip module</u>
- *POWER2*+ a cheaper 6-chip version of POWER2 with support for external L2 caches
- *P2SC* a faster and single chip version of POWER2
- *P2SC*+ an even faster version or P2SC due to reduced fabrication process

## **PowerPC**

Main article: <u>PowerPC</u>

In 1991, <u>Apple</u> looked for a future alternative to <u>Motorola's 68000</u>-based <u>CISC</u> platform, and Motorola experimented with a RISC platform of its own, the <u>88000</u>. IBM joined the discussion and the three founded the <u>AIM alliance</u> to build the <u>PowerPC</u> ISA, heavily based on the POWER ISA, but with additions from both Apple and Motorola. It was to be a complete <u>32/64 bit</u> RISC architecture, with a promise to range from very low end <u>embedded microcontrollers</u> to the very high end <u>supercomputer</u> and server applications.

After two years of development, the resulting <u>PowerPC</u> ISA was introduced in 1993. A modified version of the RSC architecture, PowerPC added <u>single-precision floating point instructions</u> and general register-to-register multiply and divide instructions, and removed some POWER features. It also added a 64-bit version of the ISA and support for <u>SMP</u>.

## The Amazon project

#### Main article: IBM RS64

In 1990, IBM wanted to merge the low end server and mid range server architectures, the RS/6000 RISC ISA and AS/400 CISC ISA into one common RISC ISA that could host both IBM's <u>AIX</u> and <u>OS/400</u> operating systems. The existing POWER and the upcoming PowerPC ISAs were deemed unsuitable by the AS/400 team so an extension to the 64-bit PowerPC instruction set was developed called PowerPC AS for *Advances Series* or *Amazon Series*. Later, additions from the RS/6000 team and AIM Alliance PowerPC were included, and by 2001, with the introduction of POWER4, they were all joined into one instruction set architecture: the PowerPC v.2.0.

## POWER3

#### Main article: **POWER3**

The POWER3 began its life as "PowerPC 630", a successor of the commercially unsuccessful <u>PowerPC 620</u>. It used a combination of the POWER2 ISA and the 32/64-bit PowerPC ISA set with support for SMP and single-chip implementation. It was used to great extent in IBM's RS/6000 computers, while the second generation version, the POWER3-II, was the first commercially available processor from IBM using <u>copper interconnects</u>. The POWER3 was the last processor to use a POWER instruction set; all subsequent models used some version of the PowerPC instruction set.

#### **POWER3** processors

• **POWER3** – Introduced in 1998, it combined the POWER and PowerPC instruction sets.

• **POWER3-II** – A faster POWER3 fabricated on a reduced size, copper based process.

## **POWER4**

#### Main article: **POWER4**

The POWER4 merged the 32/64 bit PowerPC instruction set and the 64-bit PowerPC AS instruction set from the Amazon project to the new PowerPC v.2.0 specification, unifying IBM's RS/6000 and AS/400 families of computers. Besides the unification of the different platforms, POWER4 was also designed to reach very high frequencies and have large on-die L2 caches. It was the first commercially available multi-core processor and came in single-die versions as well as in four-chip multi-chip modules. In 2002, IBM also made a cost- and feature-reduced version of the POWER4 called PowerPC 970 by Apple's request.

#### **POWER4** processors

- POWER4 The first dual core microprocessor and the first PowerPC processor to reach beyond 1 GHz.
- **POWER4**+ A faster POWER4 fabricated on a reduced process.

## POWER5

#### Main article: **POWER5**

The POWER5 processors built on the popular POWER4 and incorporated <u>simultaneous multithreading</u> into the design, a technology pioneered in the PowerPC AS based <u>RS64-III</u> processor, and on-die <u>memory controllers</u>. It was designed for multiprocessing on a massive scale and came in multi-chip modules with onboard large L3 cache chips.

#### **POWER5** processors

- **POWER5** The iconic setup with four POWER5 chips and four L3 cache chips on a large multi-chip module.
- **POWER5**+ A faster POWER5 fabricated on a reduced process mainly to reduce power consumption.

#### **Power Architecture**

Main article: Power Architecture

A joint organization was founded in 2004 called <u>Power.org</u> with the mission to unify and coordinate future development of the PowerPC specifications. By then, the PowerPC specification was fragmented since <u>Freescale</u> (née Motorola) and IBM had taken different paths in their respective development of it. Freescale had prioritized 32-bit embedded applications and IBM high-end servers and supercomputers. There was also a collection of licensees of the specification like <u>AMCC</u>, <u>Synopsys</u>, <u>Sony</u>, <u>Microsoft</u>, <u>P.A. Semi</u>, <u>CRAY</u> and <u>Xilinx</u> that needed coordination. The joint effort was not only to streamline development of the technology but also to streamline marketing.

The new instruction set architecture was called <u>Power Architecture</u> and merged the PowerPC v.2.02 from the POWER5 with the PowerPC Book E specification from Freescale as well as some related technologies like the Vector-Media Extensions known under the brand name <u>AltiVec</u> (also called **VMX** by IBM) and <u>hardware virtualization</u>. This new ISA was called **Power ISA v.2.03** and POWER5 was the first high end processor from IBM to use it. Older POWER and PowerPC specifications did not make the cut and those instruction sets were henceforth <u>deprecated</u> for good. There is no active development on any processor type today that uses these older instruction sets.

## POWER6

#### Main article: **POWER6**

POWER6 was the fruit of the ambitions *eCLipz Project*, joining the I (AS/400), P (RS/6000) and Z (Mainframe) instruction sets under one common platform. I and P was already joined with the POWER4, but the eCLipz effort failed to include the CISC based z/Architecture and where the z10 processor became POWER6's eCLipz sibling. z/Architecture remains a separate design track to this day not related to Power Architecture instruction set in any way.

Because of eCLipz, the POWER6 is an unusual design as it aimed for very high frequencies and sacrificed <u>out-of-order execution</u>, something that has been a feature for POWER and PowerPC processors since their inception. POWER6 also introduced the <u>decimal floating point</u> unit to the Power ISA, something it shares with z/Architecture.

With the POWER6, in 2008 IBM merged the former <u>System p</u> and <u>System i</u> server and workstation families into one family called <u>Power</u> <u>Systems</u>. Power Systems machines can run different operating systems like <u>AIX</u>, <u>Linux</u> and <u>IBM i</u>.

#### **POWER6** processors

- POWER6 Reached 5 GHz; comes in modules with a single chip on it, and in MCM with two L3 cache chips.
- **POWER6**+ A minor update, fabricated on the same process as POWER6.

## **POWER7**

#### Main article: **POWER7**

The POWER7 <u>symmetric multiprocessor</u> design was a substantial evolution from the POWER6 design, focusing more on power efficiency through multiple cores, simultaneous multithreading (SMT), out-of-order execution and large on-die eDRAM L3 caches. The eight-core chip could execute 32 threads in parallel, and has a mode in which it could disable cores to reach higher frequencies for the ones that are left. It uses a new high-performance floating point unit called VSX that merges the functionality of the traditional FPU with AltiVec. Even while the POWER7 run at lower frequencies than POWER6, each POWER7 core performed faster than its POWER6 counterpart.

#### **POWER7** processors

- **POWER7** Comes in single-chip modules or in quad-chip MCM-configurations for supercomputer applications.
- **POWER7+** Scaled down fabrication process, and increased L3 cache and frequency.

## POWER8

#### Main article: **POWER8**

POWER8 is a 4 GHz, 12 core processor with 8 hardware threads per core for a total of 96 threads of parallel execution. It uses 96 <u>MB</u> of eDRAM L3 cache on chip and 128 MB off-chip L4 cache and a new extension bus called CAPI that runs on top of PCIe, replacing the older <u>GX</u> <u>bus</u>. The CAPI bus can be used to attach dedicated off-chip accelerator chips such as <u>GPUs</u>, <u>ASICs</u> and <u>FPGAs</u>. IBM states that it is two to three times as fast as its predecessor, the POWER7.

It was first built on a <u>22 nanometer</u> process in 2014.<sup>[1][2][3]</sup> In December 2012, IBM began submitting patches to the 3.8 version of the <u>Linux</u> <u>kernel</u>, to support new POWER8 features including the VSX-2 instructions.<sup>[4]</sup>

## POWER9

Main article: **POWER9** 

IBM spent quite awhile designing the POWER9 processor according to William Starke, a systems architect for the POWER8 processor.<sup>[5]</sup> The POWER9 is the first to incorporate elements of the Power ISA version 3.0 that was released in December 2015, including the VSX-3 instructions, and also incorporates support for <u>Nvidia</u>'s <u>NVLink</u> bus technology.<sup>[6][7]</sup>

The <u>United States Department of Energy</u> together with <u>Oak Ridge National Laboratory</u> and <u>Lawrence Livermore National Laboratory</u> contracted IBM and <u>Nvidia</u> to build two supercomputers, the *Sierra* and the *Summit*, that are based on POWER9 processors coupled with Nvidia's <u>Volta</u> GPUs. The *Sierra* went online in 2017 and the *Summit* in 2018.<sup>[8][9][10]</sup>

POWER9, which was launched in 2017, is manufactured using a <u>14 nm FinFET</u> process, and comes in four versions, two 24 core SMT4 versions intended to use PowerNV for <u>scale up</u> and <u>scale out</u> applications, and two 12 core SMT8 versions intended to use <u>PowerVM</u> for scale-up and scale-out applications. Possibly there will be more versions in the future since the POWER9 architecture is open for licensing and modification by the <u>OpenPOWER Foundation</u> members.<sup>[11]</sup>

## POWER10

Main article: **POWER10** 

POWER10 is a CPU with a proposed introduction in 2020. The focus is on very high core count and high performance I/O. It is planned to be built on a 10 nm technology.<sup>[12][13]</sup>

# Devices

| Name          | Image | ISA   | Bits C    | <sup>Co</sup> Fab | Trans<br>istors | Die<br>size              | L1                         | L2  | L3  | Clock     | Package                       | Introduce<br>d |
|---------------|-------|-------|-----------|-------------------|-----------------|--------------------------|----------------------------|-----|-----|-----------|-------------------------------|----------------|
| <u>RIOS-1</u> |       | POWER | 32 bits 1 | 1.0<br>μm         | 6.9 M           | 1284 m<br>m <sup>2</sup> | n 8 <u>KB</u> I<br>64 KB D | n/a | n/a | 20–30 MHz | 10 chips<br>in CPGA<br>on PCB | 1990           |
| <u>RIOS.9</u> |       | POWER | 32 bits 1 | 1.0<br>μm         | 6.9 M           |                          | 8 KB I<br>32 KB D          | n/a | n/a | 20–30 MHz | 8 chips<br>in CPGA            | 1990           |

| Name       | Image                                       | ISA    | Bits    | Co<br>res   | Fab        | Trans<br>istors |                                                      | L1                         | L2                          | L <b>3</b> | Clock       | Package                                | Introduce<br>d |
|------------|---------------------------------------------|--------|---------|-------------|------------|-----------------|------------------------------------------------------|----------------------------|-----------------------------|------------|-------------|----------------------------------------|----------------|
| POWER1+    |                                             | POWER  | 32 bits | 1           |            | 6.9 M           |                                                      | 8 KB I<br>64 KB D          | n/a                         | n/a        | 25–41.6 MHz | on PCB<br>8 chips<br>in CPGA<br>on PCB | 1991           |
| POWER1++   |                                             | POWER  | 32 bits | 1           |            | 6.9 M           |                                                      | 8 KB I<br>64 KB D          | n/a                         | n/a        | 25–62.5 MHz | 8 chips<br>in CPGA<br>on PCB           | 1992           |
| <u>RSC</u> | *<br>3269280ESD<br>IBM 9114PQ<br>19321001AS | POWER  | 32 bits |             | ).8<br>ım  | 1 M             | 226.5<br>mm <sup>2</sup>                             | 8 KB<br>unified            | n/a                         | n/a        | 33–45 MHz   | 201 pin CPGA                           | 1992           |
| POWER2     |                                             | POWER2 | 32 bits | 1 (<br>1 )  | ).72<br>ım | 23 M            | 1042.5<br>mm <sup>2</sup><br>819 m<br>m <sup>2</sup> | 32 KB I<br>128–265<br>KB D | n/a                         | n/a        | 55–71.5 MHz | 6–8 dies<br>on ceramic 734<br>pin MCM  | 1993           |
| POWER2+    |                                             | POWER2 | 32 bits | 1 (C<br>1 µ | ).72<br>um | 23 M            | 819 m<br>m <sup>2</sup>                              | 32 KB I<br>64–128 K<br>B D | 0.5–2<br>MB<br>extern<br>al | n/a        | 55–71.5 MHz | 6 chips<br>in CBGA<br>on PCB           | 1994           |
| P2SC       |                                             | POWER2 | 32 bits |             | ).29<br>เm | 15 M            | 335 m<br>m <sup>2</sup>                              | 32 KB I<br>128 KB D        | n/a                         | n/a        | 120–135 MHz | CCGA                                   | 1996           |

| Name             | Image                     | ISA                               | Bits    | Co<br>res  | Fab              | Trans<br>istors | Die<br>size             | L1                             | L2                         | L3                       | Clock       | Package                      | Introduce<br>d |
|------------------|---------------------------|-----------------------------------|---------|------------|------------------|-----------------|-------------------------|--------------------------------|----------------------------|--------------------------|-------------|------------------------------|----------------|
| <u>P2SC+</u>     | 21.50%                    | POWER2                            | 32 bits | 1 0<br>µ   | ).25<br>um       | 15 M            | 256 m<br>m <sup>2</sup> | 32 KB I<br>128 KB D            | n/a                        | n/a                      | 160 MHz     | CCGA                         | 1997           |
| <u>RAD6000</u>   | BAE SYSTEMS<br>(USA) 9818 | POWER                             | 32 bits | 1 0<br>1 µ | ).5<br>um        | 1.1 M           |                         | 8 KB<br>unified                | n/a                        | n/a                      | 20–33 MHz   | Rad hard                     | 1997           |
| POWER3           |                           | POWER2<br>PowerPC<br>1.1          |         | 1 0<br>1 µ | 0.35<br>Im       | 15 M            | 270 m<br>m <sup>2</sup> | 32 KB I<br>64 KB D             | 1–16<br>MB<br>extern<br>al | n/a                      | 200–222 MHz | z 1088 pin CLGA              | 1998           |
| <u>POWER3-II</u> |                           | POWER2<br>PowerPC<br>1.1          |         | 1 µ        | 0.25<br>um<br>Cu | 22 14           | 170 m<br>m <sup>2</sup> | 32 KB I<br>64 KB D             | 1–16<br>MB<br>extern<br>al | n/a                      | 333–450 MHz | z 1088 pin CLGA              | 1999           |
| POWER4           |                           | PowerPC<br>2.00<br>PowerPC-<br>AS | 64 bits | 2 1<br>n   | 80<br>im         | 174 M           | 412 m<br>m <sup>2</sup> | 64 KB I<br>32 KB D<br>per core | 1.41<br>MB<br>per<br>core  | 32<br>MB<br>exter<br>nal | 1–1.3 GHz   | 1024 pin CLGA<br>ceramic MCM | 2001           |

| Name    | Image | ISA                                  | Bits    | Co<br>res | Fab       | Trans<br>istors | Die<br>size                                                 | L1                             | L2                         | L3 Clock                             | Package                                   | Introduce<br>d |
|---------|-------|--------------------------------------|---------|-----------|-----------|-----------------|-------------------------------------------------------------|--------------------------------|----------------------------|--------------------------------------|-------------------------------------------|----------------|
| POWER4+ |       | PowerPC<br>2.01<br>PowerPC-<br>AS    | 64 bits | 2         | 130<br>nm | 184 M           | $\begin{bmatrix} 267 \text{ m} \\ \text{m}^2 \end{bmatrix}$ | 64 KB I<br>32 KB D<br>per core |                            | 32<br>MB<br>exter 1.2–1.9 GHz<br>nal | 1024 pin CLGA<br>ceramic MCM              | 2002           |
| POWER5  |       | PowerPC<br>2.02<br>Power<br>ISA 2.03 | 64 bits | 2         | 130<br>nm | 276 M           | 389 m<br>m <sup>2</sup>                                     | 32 KB I<br>32 KB D<br>per core | 1.875<br>MB<br>per<br>chip |                                      | ceramic DCM<br>ceramic MCM                | 2004           |
| POWER5+ |       | PowerPC<br>2.02<br>Power<br>ISA 2.03 | 64 bits | 2         | 90 n<br>m | 276 M           | 243 m<br>m <sup>2</sup>                                     | 32 KB I<br>32 KB D<br>per core | 1.875<br>MB<br>per<br>chip |                                      | ceramic DCM<br>ceramic QCM<br>ceramic MCM | 2005           |
| POWER6  |       | Power<br>ISA 2.03                    | 64 bits | 2         | 65 n<br>m | 790 M           | <sup>341</sup> m <sup>2</sup>                               | 64 KB I<br>64 KB D<br>per core | 4 MB<br>per<br>core        | 32<br>MB<br>exter 3.6–5 GHz<br>nal   | CLGA<br>OLGA                              | 2007           |
| POWER6+ |       | Power<br>ISA 2.03                    | 64 bits | 2         | 65 n<br>m | 790 M           | <sup>341</sup> m <sup>2</sup>                               | 64 KB I<br>64 KB D<br>per core | 4 MB<br>per<br>core        | 32<br>MB<br>exter 3.6–5 GHz<br>nal   | CLGA<br>OLGA                              | 2009           |

| Name                     | Image | ISA               | Bits    | Co<br>res | Fab       | Trans<br>istors | b Die<br>size           | L1                             | L2                        | L3                                  | Clock        | Package                     | Introduce<br>d |
|--------------------------|-------|-------------------|---------|-----------|-----------|-----------------|-------------------------|--------------------------------|---------------------------|-------------------------------------|--------------|-----------------------------|----------------|
| POWER7                   |       | Power<br>ISA 2.06 | 64 bits | 8         | 45 n<br>m | 1.2 B           | 567  m<br>$\text{m}^2$  | 32 KB I<br>32 KB D<br>per core | 256 K<br>B<br>per<br>core | 32<br>MB<br>per<br>chip             | 2.4–4.25 GHz | CLGA<br>OLGA<br>organic QCM | 2010           |
| POWER7+                  |       | Power<br>ISA 2.06 | 64 bits | 8         | 32 n<br>m | 2.1 B           | 567  m<br>$\text{m}^2$  | 32 KB I<br>32 KB D<br>per core | 256 K<br>B<br>per<br>core |                                     | 2.4-4.4 GHz  | OLGA<br>organic DCM         | 2012           |
| POWER8                   |       | Power<br>ISA 2.07 | 64 bits | 6<br>12   | 22 n<br>m | ??<br>4.2 B     | 362 m $m2$ $649 m$ $m2$ | 32 KB I<br>64 KB D<br>per core | 512 K<br>B<br>per<br>core | 96<br>MB<br>per<br>chip             | 2.75–4.2 GHz | OLGA DCM<br>OLGA SCM        | 2014           |
| POWER8<br>with<br>NVLink |       | Power<br>ISA 2.07 | 64 bits | 12        | 22 n<br>m | 4.2 B           | 659 m<br>m <sup>2</sup> | 32 KB I<br>64 KB D<br>per core | 512 K<br>B<br>per<br>core | 48<br>MB<br>96<br>MB<br>per<br>chip | 3.26 GHz     | OLGA SCM                    | 2016           |
| <u>POWER9</u><br>SU      |       | Power<br>ISA 3.0  | 64 bits |           |           |                 |                         | 32 KB I<br>64 KB D<br>per core | 512 K<br>B<br>per<br>core | 120                                 | ~4 GHz       |                             | 2017           |
| Name                     | Image | ISA               | Bits    | Co<br>res | Fab       | Trans<br>istors | s Die<br>size           | L1                             |                           |                                     |              |                             |                |