

# 8-Bit Digital-to-Analog Converter with Two-Wire Interface

## FEATURES

- 8-Bit Digital-Analog Converter
- 8-Pin SOIC and 8-Pin MSOP Packages
- 2.7–5.5V Single-Supply Operation
- Simple SMBus/I<sup>2</sup>C Serial Interface
- Low Power 0.35mA Operation, 0.5µA Shutdown
- Guaranteed Monotonicity

# TYPICAL APPLICATIONS

- Programmable Voltage Sources
- Digital-Controlled Amplifiers/Attenuators
- Process Monitoring and Control
- Microprocessor- controlled systems

#### **PIN CONFIGURATION**



#### **APPLICATIONS DRAWING**

# **GENERAL DESCRIPTION**

The TC1320 is a serially accessible 8-bit voltage output digital-to-analog converter (DAC). The DAC produces an output voltage that ranges from ground to an externally supplied reference voltage. It operates from a single power supply that can range from 2.7V to 5.5V, making it ideal for a wide range of applications. Built into the part is a power-on reset function that ensures that the device starts at a known condition.

Communication with the TC1320 is accomplished via a simple 2-wire SMBus/l<sup>2</sup>C compatible serial port with the TC1320 acting as a slave only device. The host can enable the SHDN bit in the CONFIG register to activate the low-power standby mode.

# **ORDERING INFORMATION**

| Part No.  | Package             | Temp. Range    |
|-----------|---------------------|----------------|
| TC1320EOA | 8-Pin SOIC (Narrow) | -40°C to +85°C |
| TC1320EUA | 8-Pin MSOP          | -40°C to +85°C |

#### FUNCTIONAL BLOCK DIAGRAM





## **ABSOLUTE MAXIMUM RATINGS\***

| Supply Voltage (V <sub>DD</sub> )            | +6V                        |
|----------------------------------------------|----------------------------|
| Voltage On Any Pin (GND -                    | 0.3V) to $(V_{DD} + 0.3V)$ |
| Operating Temperature (T <sub>A</sub> )      | See Below                  |
| Storage Temperature (T <sub>STG</sub> )      | 65°C to +150°C             |
| Current On Any Pin                           | ±50 mA                     |
| Package Thermal Resistance $(\theta_{JA})$ . | 330°C/W                    |

\*Static-sensitive device. Unused devices must be stored in conductive material. Protect devices from static discharge and static fields. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to Absolute Maximum Rating Conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS:** $V_{DD} = 2.7V$ to 5.5V, $-40^{\circ}C \le T_A \le +85^{\circ}C$ , unless otherwise noted.

| Symbol          | Parameter              | Test Conditions                                                                  | Min | Тур  | Max | Unit |
|-----------------|------------------------|----------------------------------------------------------------------------------|-----|------|-----|------|
| Power Sup       | ply                    |                                                                                  |     |      |     | •    |
| V <sub>DD</sub> | Supply Voltage         |                                                                                  | 2.7 |      | 5.5 | V    |
| I <sub>DD</sub> | Operating Current      | V <sub>DD</sub> = 5.5V, V <sub>REF</sub> = 1.2V<br>Serial Port Inactive (Note 1) | —   | 0.35 | 0.5 | mA   |
| IDD-STANDBY     | Standby Supply Current | V <sub>DD</sub> = 3.3V<br>Serial Port Inactive (Note 1)                          | —   | 0.1  | 1   | μA   |

# **STATIC PERFORMANCE-ANALOG SECTION:** $V_{DD} = 2.7V$ to 5.5V, $V_{REF} = 1.2V$ , $-40^{\circ}C \le T_A \le 85^{\circ}C$ , unless otherwise noted.

| Symbol            | Parameter                                                           | Test Conditions               | Min | Тур      | Max                   | Unit     |
|-------------------|---------------------------------------------------------------------|-------------------------------|-----|----------|-----------------------|----------|
|                   | Resolution                                                          |                               | _   | _        | 8                     | Bits     |
| INL               | Integral Non-Linearity at FS, $T_A = +25^{\circ}C$ (Note2)          |                               | _   | _        | ±2                    | LSB      |
| FSE               | Full Scale Error                                                    |                               | _   | _        | ±3                    | %FS      |
| DNL               | Differential Non-Linearity, $T_A = +25^{\circ}C$ All Codes (Note 2) |                               | _   |          | ±0.8                  | LSB      |
| Vos               | Offset Error at V <sub>OUT</sub>                                    | (Note 2)                      | _   | ±0.3     | ±8                    | mV       |
| TCV <sub>OS</sub> | Offset Error Tempco at V <sub>OUT</sub>                             |                               | _   | 10       | _                     | μv/°C    |
| PSRR              | Power Supply Rejection Ratio                                        | V <sub>DD</sub> at DC         | _   | 80       | _                     | dB       |
| V <sub>REF</sub>  | Voltage Reference Range                                             |                               | 0   |          | V <sub>DD</sub> – 1.2 | V        |
| I <sub>REF</sub>  | Reference Input Leakage Current                                     |                               | _   | _        | ±1.0                  | μA       |
| V <sub>SW</sub>   | Voltage Swing                                                       | $V_{REF} \le (V_{DD} - 1.2V)$ | 0   |          | V <sub>REF</sub>      | V        |
| R <sub>OUT</sub>  | Output Resistance @ V <sub>OUT</sub>                                | R <sub>OUT</sub> (Ω)          | _   | 5        | —                     | Ω        |
| lout              | Output Current (Source or Sink)                                     |                               | _   | 2        | —                     | mA       |
| I <sub>SC</sub>   | Output Short-Circuit Current<br>$V_{DD} = 5.5V$                     | Source<br>Sink                |     | 30<br>20 | 50<br>50              | mA<br>mA |

**NOTES:** 1. SDA and SCL must be connected to V<sub>DD</sub> or GND.

2. Measured at  $V_{OUT} \ge 50 \text{mV}$  refered to GND to avoid output buffer clipping.

## **DYNAMIC PERFORMANCE:** $V_{DD}$ = 2.7V to 5.5V, -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, unless otherwise noted.

| Symbol          | Parameter                               | Test Conditions                 | Min | Тур | Max | Unit |
|-----------------|-----------------------------------------|---------------------------------|-----|-----|-----|------|
| SR              | Voltage Output Slew Rate                |                                 | _   | 0.8 | _   | V/µs |
| <b>t</b> SETTLE | Output Voltage Full Scale Settling Time |                                 | _   | 10  |     | μsec |
| t <sub>WU</sub> | Wake-up Time                            |                                 | _   | 20  | —   | μs   |
|                 | Digital Feedthrough and Crosstalk       | $SDA = V_{DD}$ , $SCL = 100kHz$ | _   | 5   | _   | nV-s |

# **SERIAL PORT INTERFACE:** $V_{DD}$ = 2.7V to 5.5V, $-40^{\circ}C \le T_A \le 85^{\circ}C$ , unless otherwise noted.

| Symbol            | Parameter                  | Test Conditions                          | Min | Тур | Max             | Unit |
|-------------------|----------------------------|------------------------------------------|-----|-----|-----------------|------|
| V <sub>IH</sub>   | Logic Input High           |                                          | 2.4 | _   | V <sub>DD</sub> | V    |
| V <sub>IL</sub>   | Logic Input Low            |                                          | _   | _   | 0.6             | V    |
| V <sub>OL</sub>   | SDA Output Low             | I <sub>OL</sub> = 3 mA (Sinking Current) |     | _   | 0.4             | V    |
|                   |                            | $I_{OL} = 6 \text{ mA}$                  |     | —   | 0.6             | V    |
| CIN               | Input Capacitance SDA, SCL |                                          | _   | 5   | —               | pF   |
| I <sub>LEAK</sub> | I/O Leakage                |                                          |     |     | ±1.0            | μA   |

# **SERIAL PORT AC TIMING:** $V_{DD} = 2.7V$ to 5.5V, $-40^{\circ}C \le (T_A = T_J) \le 85^{\circ}C$ ; $C_L = 80pF$ , unless otherwise noted.

| Symbol                 | Parameter                      | Test Conditions                                      | Min | Тур | Max  | Unit |
|------------------------|--------------------------------|------------------------------------------------------|-----|-----|------|------|
| f <sub>SMB</sub>       | SMBus Clock Frequency          | 10                                                   | _   | 100 | kHz  |      |
| t <sub>IDLE</sub>      | Bus Free Time Prior to New Tra | 4.7                                                  | —   |     | μsec |      |
| t <sub>H(START)</sub>  | Start Condition Hold Time      |                                                      | 4.0 | —   | _    | μsec |
| t <sub>SU(START)</sub> | Start Condition Setup Time     | 90% SCL to 10% SDA<br>(for repeated Start Condition) | 4.7 | _   |      | μsec |
| tsu(stop)              | Stop Condition Setup Time      |                                                      | 4.0 | _   |      | μsec |
| t <sub>H-DATA</sub>    | Data In Hold Time              |                                                      | 100 | _   | _    | nsec |
| t <sub>SU-DATA</sub>   | Data In Setup Time             |                                                      | 100 | _   | —    | nsec |
| t <sub>LOW</sub>       | Low Clock Period               | 10% to 10%                                           | 4.7 | _   | —    | μsec |
| tнigн                  | High Clock Period              | 90% to 90%                                           | 4   | _   |      | μsec |
| t <sub>F</sub>         | SMBus Fall Time                | 90% to 10%                                           |     | _   | 300  | nsec |
| t <sub>R</sub>         | SMBus Rise Time                | 10% to 90%                                           |     | _   | 1000 | nsec |
| t <sub>POR</sub>       | Power-On Reset Delay           | $V_{DD} \ge V_{POR}$ (Rising Edge)                   |     | 500 | _    | μsec |

# **PIN DESCRIPTION**

| Pin No. | Symbol             | Туре   | Description                 |  |
|---------|--------------------|--------|-----------------------------|--|
| 1       | V <sub>REF</sub>   | Input  | Voltage Reference Input     |  |
| 2       | 2 SDA Bi-Direction |        | SMBUS Serial Data           |  |
| 3       | SCL                | Input  | SMBUS Serial Clock          |  |
| 4       | GND                | Input  | System Ground               |  |
| 5       | VOUT               | Output | Buffered DAC Output         |  |
| 6       | NC                 | None   | Not Connected               |  |
| 7       | DAC_OUT            | Output | Unbuffered DAC Output       |  |
| 8       | V <sub>DD</sub>    | Power  | Positive Power Supply Input |  |

# 8-Bit Digital-to-Analog Converter with Two-Wire Interface

# TC1320

#### **TIMING DIAGRAMS**



# PIN DESCRIPTION

#### V<sub>REF</sub>

Input. Voltage Reference Input can range from 0V to 1.2V below  $V_{DD}$ .

#### SDA

Bi-directional. Serial data is transferred on the SMBus in both directions using this pin. See System Management Bus Specification rev. 1.0 for timing diagrams.

## SCL

Input. SMBus serial clock. Clocks data into and out of the TC1320. See System Management Bus Specification rev. 1.0 for timing diagrams.

#### GND

Input. Ground return for all TC1320 functions.

#### VOUT

Output. Buffered DAC output voltage. This voltage is a function of the reference voltage and the contents of the DATA register. See Functional Description section.

## DAC\_OUT

Output. Unbuffered DAC output voltage. This voltage is a function of the reference voltage and the contents of the DATA register. However, since it is unbuffered, care must be taken that the pin is connected only to a high impedance node.

## $V_{DD}$

Input. Positive power supply input. See electrical specifications.

# DETAILED DESCRIPTION

The TC1320 is a monolithic 8-bit digital-to-analog converter that is designed to operate from a single supply that can range from 2.7V to 5.5V. The DAC consists of a data register (DATA), a configuration register (CONF), and a current output amplifier. The TC1320 uses an external reference which also determines the maximum output voltage.

The TC1320 uses a current-steering DAC based on an array of matched current sources which goes into the precision resistor that converts the contents of the Data Register and  $V_{REF}$  into an output voltage,  $V_{OUT}$  given by:

### **Reference Input**

The reference pin, V<sub>REF</sub>, is a buffered high impedance input and because of this the load regulation of the reference source need only to be able to tolerate leakage levels of current (less than 1 $\mu$ A). V<sub>REF</sub> accepts a voltage range from 0 to (V<sub>DD</sub>-1.2V). Input capacitance is typically 10 pF.

## **Output Amplifier**

The TC1320 DAC output is buffered with an internal unity-gain rail-to-rail input/output amplifier with a typical slew rate of 0.8V/µsec. Maximum full-scale transition settling time is 10µsec to within  $\pm 1/2$  LSB when loaded with 1k $\Omega$  in parallel with 100pF.

## **Standby Mode**

The TC1320 allows the host to put it into a low power ( $I_{DD} = 0.5\mu A$ , typical) Standby mode. In this mode, the D/A convertion is halted. The SMBus port operates normally. Standby mode is enabled by setting the SHDN bit in the CONFIG register. The table below summarizes this operation.

#### **Standby Mode Operation**

| SHDN Bit | Operating Mode |
|----------|----------------|
| 0        | Normal         |
| 1        | Standby        |

# **SMBus Slave Address**

The TC1320 is internally programmed to have a default SMBus address value of 1001 000b. Seven other addresses are available by custom order (contact factory).

## SERIAL PORT OPERATION

The Serial Clock input (SCL) and bi-directional data port (SDA) form a 2-wire bi-directional serial port for programming and interrogating the TC1320. The following conventions are used in this bus architecture:

 $V_{OUT} = V_{REF}$  (DATA/ 256)

|     | S AD                    | DRES   | SS  | WR                                    | AC            | к      | CO    | MMAND                                          | ACK      | D      | ATA                              | ACK      |       | Ρ |
|-----|-------------------------|--------|-----|---------------------------------------|---------------|--------|-------|------------------------------------------------|----------|--------|----------------------------------|----------|-------|---|
|     |                         | 7 Bits |     |                                       |               |        | 8     | 3 Bits                                         |          | 8      | Bits                             |          |       |   |
| ea. | Slave A<br>Id 1 Byte Fo |        | 3   |                                       |               | v      |       | nand Byte: sel<br>register you a<br>g to.      |          | into t | Byte: da<br>the regis<br>te comm | ter set  |       |   |
| s   | ADDRESS                 | WR     | ACK | СОММА                                 | ND            | ACK    | S     | ADDRESS                                        | RD       | ACK    | DATA                             | NAC      | к     | Ρ |
|     | 7 Bits                  |        |     | 8 Bits                                |               |        |       | 7 Bits                                         |          |        | 8 Bits                           |          |       |   |
|     | Slove Address           |        |     | 0                                     | Dute          | مماد : | -1-   |                                                |          |        |                                  |          | da fo |   |
|     | Slave Address           |        |     | Command<br>which regis<br>reading fro | ster yo       |        |       | Slave Addres<br>due to chang<br>flow direction | e in dat | a-     | Data By<br>the regi<br>comma     | ster set | by    |   |
|     |                         | Form   | at  | which regis<br>reading fro            | ster yo<br>m. | ou are |       | due to chang                                   | e in dat | a-     | the regi                         | ster set | by    |   |
| Rec | eive 1 Byte             | Form   | at  | which regis<br>reading fro            | ster yo<br>m. | ou are | e<br> | due to chang                                   | e in dat | a-     | the regi                         | ster set | by    |   |

Figure 1. SMBus Protocols

#### **TC1320 Serial Bus Conventions**

| TERM        | EXPLANATION                                                                                                                                                                                                                            |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transmitter | The device sending data to the bus.                                                                                                                                                                                                    |
| Receiver    | The device receiving data from the bus.                                                                                                                                                                                                |
| Master      | The device which controls the bus: initiating transfers (START), generating the clock, and terminating transfers. (STOP)                                                                                                               |
| Slave       | The device addressed by the master.                                                                                                                                                                                                    |
| Start       | A unique condition signaling the beginning of a<br>transfer indicated by SDA falling (High –Low)<br>while SCL is high.                                                                                                                 |
| Stop        | A unique condition signaling the end of a transfer indicated by SDA rising (Low –High) while SCL is high.                                                                                                                              |
| ACK         | A Receiver acknowledges the receipt of each byte<br>with this unique condition. The Receiver drives<br>SDA low during SCL high of the ACK clock-pulse.<br>The Master provides the clock pulse for the ACK cycle.                       |
| Busy        | Communication is not possible because the bus is in use.                                                                                                                                                                               |
| NOT Busy    | When the bus is idle, both SDA and SCL will remain high.                                                                                                                                                                               |
| Data Valid  | The state of SDA must remain stable during the<br>High period of SCL in order for a data bit to be<br>considered valid. SDA only changes state while<br>SCL is low during normal data transfers.<br>( See Start and Stop conditions. ) |

All transfers take place under control of a host, usually a CPU or microcontroller, acting as the Master, which provides the clock signal for all transfers. The TC1320 *always* operates as a Slave. The serial protocol is illustrated in Figure 1. All data transfers have two phases; all bytes are transferred MSB first. Accesses are initiated by a start condition (START), followed by a device address byte and one or more data bytes. The device address byte includes a Read/Write selection bit. Each access must be terminated by a Stop Condition (STOP). A convention called *Acknowledge* (ACK) confirms receipt of each byte. Note that SDA can change only during periods when SCL is LOW (SDA changes while SCL is HIGH are reserved for Start and Stop Conditions).

# Start Condition (START)

The TC1320 continuously monitors the SDA and SCL lines for a start condition (a HIGH to LOW transition of SDA while SCL is HIGH), and will not respond until this condition is met.

# Address Byte

Immediately following the Start Condition, the host must transmit the address byte to the TC1320. The 7-bit SMBus address for the TC1320 is 1001000. The 7-bit address transmitted in the serial bit stream must match for the TC1320 to respond with an Acknowledge (indicating the TC1320 is on the bus and ready to accept data). The eighth bit in the Address Byte is a Read-Write Bit. This bit is a 1 for a read operation or 0 for a write operation. During the first phase of any transfer this bit will be set = 0 to indicate that the command byte is being written.

# Acknowledge (ACK)

Acknowledge (ACK) provides a positive handshake between the host and the TC1320. The host releases SDA after transmitting eight bits, then generates a ninth clock cycle to allow the TC1320 to pull the SDA line LOW to acknowledge that it successfully received the previous eight bits of data or address.

# Data Byte

After a successful ACK of the address byte, the host must transmit the data byte to be written or clock out the data to be read. (See the appropriate timing diagrams.) ACK will be generated after a successful write of a data byte into the TC1320.

# **Stop Condition (STOP)**

Communications must be terminated by a stop condition (a LOW to HIGH transition of SDA while SCL is HIGH). The Stop Condition must be communicated by the transmitter to the TC1320. NOTE: Refer to Timing Diagrams for serial bus timing.

# **REGISTER SET AND PROGRAMMER'S MODEL**

#### TC1320 Command Set

(SMBus READ\_BYTE and WRITE\_BYTE)

| COMMAND BYTE DESCRIPTION |                                   |  |  |  |  |  |
|--------------------------|-----------------------------------|--|--|--|--|--|
| COMMAND CODE FUNCTION    |                                   |  |  |  |  |  |
| 00h                      | Read/Write Data (DATA)            |  |  |  |  |  |
| 01h                      | Read/Write Configuration (CONFIG) |  |  |  |  |  |
|                          | CODE<br>00h                       |  |  |  |  |  |

# Configuration Register (CONFIG), 8-BITS, READ/WRITE

|      | CONFIGURATION REGISTER (CONFIG) |      |  |     |     |      |      |
|------|---------------------------------|------|--|-----|-----|------|------|
| ודוח | ואוס                            | D[5] |  | [5] | 121 | D[1] | נטום |

| D[7]     | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] |
|----------|------|------|------|------|------|------|------|
| RESERVED |      |      |      |      |      |      |      |

| BIT       | POR | FUNCTION                                        | TYPE      | OPERATION                  |
|-----------|-----|-------------------------------------------------|-----------|----------------------------|
| D[0]      | 0   | STANDBY<br>switch                               | ReadWrite | 1 = standby,<br>0 = normal |
| D[7]-D[1] | 0   | Reserved -<br>Always returns<br>zero when read. | N/A       | N/A                        |

## Data Register (DATA), 8-Bits, READ/WRITE

#### Data Register (DATA)

| D[7] | D[6] | D[5] | D[4] | D[3] | D[2] | D[1] | D[0] |
|------|------|------|------|------|------|------|------|
| MSB  | Х    | Х    | Х    | Х    | Х    | Х    | LSB  |

The DAC output voltage is a function of reference voltage and the binary value of the contents of the register DATA. The transfer function is given by the expression:

$$V_{OUT} = V_{REF} \times \left[ \frac{DATA}{256} \right]$$

## **Register Set Summary**

The TC1320's register set is summarized below. All registers are 8-bits wide.

| NAME   | DESCRIPTION     | POR State   | READ | WRITE |
|--------|-----------------|-------------|------|-------|
| DATA   | Data Register   | 0000 0000b* | 1    | 1     |
| CONFIG | CONFIG Register | 0000 0000b  | 1    | 1     |

# 8-Bit Digital-to-Analog Converter with Two-Wire Interface



# 8-Bit Digital-to-Analog Converter with Two-Wire Interface

# TC1320

#### PACKAGE DIMENSIONS





# WORLDWIDE SALES AND SERVICE

#### AMERICAS

**Corporate Office** 

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: http://www.microchip.com

**Rocky Mountain** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7966 Fax: 480-792-7456

Atlanta 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307

Austin Analog Product Sales 8303 MoPac Expressway North Suite A-201 Austin, TX 78759 Tel: 512-345-2030 Fax: 512-345-6085

Boston 2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821

Boston Analog Product Sales Unit A-8-1 Millbrook Tarry Condominium 97 Lowell Road Concord, MA 01742

Tel: 978-371-6400 Fax: 978-371-0050 Chicago 333 Pierce Road, Suite 180

Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075 Dallas

4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924 Dayton

Two Prestige Place, Suite 130 Miamisburg, OH 45342 Tel: 937-291-1654 Fax: 937-291-9175

Detroit

Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260

Los Angeles 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338

**Mountain View** 

Analog Product Sales 1300 Terra Bella Avenue Mountain View, CA 94043-1836 Tel: 650-968-9241 Fax: 650-967-1590

#### New York

150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335

San Jose Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955 Toronto 6285 Northam Drive, Suite 108

Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

China - Beijing Microchip Technology Beijing Office Unit 915 New China Hong Kong Manhattan Bldg. No. 6 Chaoyangmen Beidajie Beijing, 100027, No. China Tel: 86-10-85282100 Fax: 86-10-85282104 China - Shanghai Microchip Technology Shanghai Office Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060 Hong Kong

Microchip Asia Pacific RM 2101, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 India Microchip Technology Inc. India Liaison Office India Liaison Office Divyasree Chambers 1 Floor, Wing A (A3/A4) No. 11, OíShaugnessey Road

Bangalore, 560 025, India Tel: 91-80-2290061 Fax: 91-80-2290062 Japan Microchip Technology Intl. Inc. Benex S-1 6F

3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea Microchip Technology Korea

168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea Tel: 82-2-554-7200 Fax: 82-2-558-5934

#### ASIA/PACIFIC (continued)

Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre

Singapore, 188980 Tel: 65-334-8870 Fax: 65-334-8850 Taiwan Microchip Technology Taiwan 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

#### EUROPE

Australia Microchip Technology Australia Pty Ltd Suite 22, 41 Rawson Street Epping 2121, NSW Australia Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 Denmark Microchip Technology Denmark ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910 France Arizona Microchip Technology SARL Parc díActivite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany Arizona Microchip Technology GmbH Gustav-Heinemann Ring 125 D-81739 Munich, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 Germany Analog Product Sales Lochhamer Strasse 13 D-82152 Martinsried, Germany Tel: 49-89-895650-0 Fax: 49-89-895650-22 Italy Arizona Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883 United Kingdom Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5869 Fax: 44-118 921-5820 01/09/01

All rights reserved. © 2001 Microchip Technology Incorporated. Printed in the USA. 1/01 CP Printed on recycled paper.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, except as maybe explicitly expressed herein, under any intellec-tual property rights. The Microchip logo and name are registered trademarks of Microchip Technology Inc. in the U.S.A. and other countries. All rights reserved. All other trademarks mentioned herein are the property of their respective companies.