TOSHIBA

TOSHIBA CMOS DIGITAL INTEGRATED CIRCUIT SILICON MONOLITHIC

# TC90A44P,TC90A45P,TC90A45F

#### NTSC 2-LINE DIGITAL Y / C SEPARATION IC

The TC90A44P, TC90A45P / F separates luminance (Y) and chrominance (C) signals from NTSC system composite video signal by using 2 horizontal (H) lines separation. The Y / C separation unit for TV and VCR set is able to assembled at low cost, because it requires few external parts and no adjustment.

#### **FEATURES**

- TV system : NTSC
- PLL4 × multiplication circuit
- sync. tip clamping circuit
- Internal 8 bit A / D converter
- Internal 8 bit D / A converters (2 ch.)
- 1 H line memory
- Dynamic comb filter
- Color killer mode (Y / C separation OFF)
- DIP16 / SOP16 package
- 5 V single power supply



Weight

DIP16-P-300-2.54A : 1.00 g (Typ.) SOP16-P-300-1.27 : 0.18 g (Typ.)

The information contained herein is subject to change without notice.

TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or

to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..

The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk shall be made at the customer's own risk.

The products described in this document are subject to the foreign exchange and foreign trade laws.

The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others



# TC90A44P BLOCK DIAGRAM



## TC90A45P / F BLOCK DIAGRAM



## **TERMINAL CONNECTION DIAGRAM**





# **TERMINAL FUNCTION**

| PIN<br>No. | NAME             | FUNCTION                                                                                                                                                                                     | 1/0 | INTERFACE CIRCUIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | AV <sub>SS</sub> | Ground for analog components.                                                                                                                                                                | _   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2          | VRB              | ADC bias lower limit reference voltage. This defaults internally to approximately 2.25 V, so this pin should normally be conected to ground (AV <sub>SS</sub> ) through a 0.01 µF capacitor. | _   | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3          | VRT              | ADC bias higher limit reference voltage. This defaults internally to approximately 2.8 V, so this pin should normally be conected to ground (AV <sub>SS</sub> ) through a 0.01 µF capacitor. | _   | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4          | ADIN             | Composite video signal input.                                                                                                                                                                | I   | 4 THE STATE OF THE |
| 5          | BIAS1            | ADC bias voltage. This defaults internally to approximately 1.3 V, so this pin should normally be conected to ground (AVSS) through a 0.01 $\mu$ F capacitor.                                | _   | 5 1.3 v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 6          | TEST             | Test terminal. Normally connected to ground (DV <sub>SS</sub> ).                                                                                                                             | _   | ©                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7          | KILLER           | This pin is switch for color killer circuit. H: For B/W signal, Y/C separation OFF. L: Normal Y/C separation                                                                                 | ı   | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

| PIN<br>No. | NAME             | FUNCTION                                                                                                                                                                   | 1/0 | INTERFACE CIRCUIT |
|------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|
| 8          | $DV_DD$          | Power supply for digital components (+5 V).                                                                                                                                | _   | _                 |
| 9          | DV <sub>SS</sub> | Ground for digital components.                                                                                                                                             | _   | _                 |
| 10         | CKIN             | Clock input. After applying capacitor for DC cut, input a color-burst-synchronized f <sub>SC</sub> clock signal to this pin.                                               | I   | 10                |
| 11         | VFIL             | Connect a VCO filter to this pin.                                                                                                                                          | _   |                   |
| 12         | BIAS3            | DAC bias voltage. This defaults internally to approximately 3.4 V, so this pin should normally be conected to ground (AVSS) through a 0.01 $\mu$ F capacitor.              | _   | (12)              |
| 13         | C <sub>OUT</sub> | Chrominance signal output.                                                                                                                                                 | 0   |                   |
| 14         | BIAS2            | DAC bias voltage. This defaults internally to approximately 1.7 V, so this pin should normally be conected to ground (AV <sub>SS</sub> ) through a 0.01 $\mu$ F capacitor. | _   | 14<br>1.7 V       |
| 15         | Youт             | Luminance signal output.                                                                                                                                                   | 0   | 15                |
| 16         | $AV_{DD}$        | Power supply for analog components (+5 V)                                                                                                                                  | _   | _                 |



#### **FUNCTION BLOCK DESCRIPTIONS**

(1) Input clamp (CLAMP)

This is sync tip clamp circuit for composite signal.

This circuit makes feedback so that the min. data after A / D converter at Y / C separation equal to internal DC bias level.

(2) A / D converter (ADC)

This is high speed series-parallel 8 bit A / D converter (Dynamic Range: 1.0V). Recommendable Input level is  $0.75~V_{p-p}$  (Sync tip~white 100%).

(3) Line memory

This block is DRAM line memory for 1 H delay.

(4) Band-pass filter (BPF)

This filter extracts the signal of chrominance band from composite video signal. The center frequency is fsc.

(5) Dynamic comb filter (DCF)

This block is logical comb filter to extract the chrominance signal. Filtering logic applies a correlation of two lines to reduce color dot crawl and cross color.

(6) Color killer circuit (KILLER)

This block is applied for black and white (B / W) signal regardless of have color burst or no color burts. When pin 10 (KILLER) is "H", logic stop Y / C separation and output composite video signal from pin 14 (Yout).

(7) PLL (4 times multiply clock generator)

This block is 4 times multiplier and makes 4f<sub>SC</sub> as system clock.

This block supplies system clock (4f<sub>SC</sub>) to each block via buffer and generates timing signal for memories.

(8) D / A converter (DAC)

This is high speed 8 bit D / A converter. Y output level is 1.73 V<sub>p-p</sub> (Typ.).

C output level is 437 mV<sub>p-p</sub> (Typ.). (Input condition is 0.75V<sub>p-p</sub>)



# MAXIMUM RATINGS (Ta = $25^{\circ}$ C)

| CHARACTER            | ISTIC        | SYMBOL                                                 | RATING                     | UNIT  |  |
|----------------------|--------------|--------------------------------------------------------|----------------------------|-------|--|
| Power Supply Voltage |              | V <sub>DD</sub> V <sub>SS</sub> ~V <sub>SS</sub> + 6.5 |                            | V     |  |
| Input Voltage        |              | V <sub>IN</sub>                                        | -0.3~V <sub>DD</sub> + 0.3 | V     |  |
| Power Dissipation    | TC90A44P/45P | P <sub>D</sub>                                         | 600                        | mW    |  |
| Power Dissipation    | TC90A45F     | (Note)                                                 | 440                        | 11100 |  |
| Storage Temperature  | •            | T <sub>stg</sub>                                       | -55~125                    | °C    |  |

(Note) : Ta = 70°C

## **RECOMMENDED OPERATING CONDITION**

| CHARACTERISTIC        | SYMBOL           | TEST CONDITION | MIN. | TYP. | MAX.     | UNIT |
|-----------------------|------------------|----------------|------|------|----------|------|
| Power Supply Voltage  | $V_{DD}$         | _              | 4.75 | 5.00 | 5.25     | V    |
| Input Voltage         | V <sub>IN</sub>  | _              | 0    | _    | $V_{DD}$ | V    |
| Operating Temperature | T <sub>opr</sub> |                | -10  | _    | 70       | °C   |

## ELECTRICAL CHARACTERISTICS DC CHARACTERISTICS (Ta = 25°C, V<sub>DD</sub> = 5 V)

| CHARAC               | TERISTIC   | SYMBOL                      | TEST<br>CIR-<br>CUIT | TEST CONDITION                                                                   | MIN. | TYP. | MAX. | UNIT |
|----------------------|------------|-----------------------------|----------------------|----------------------------------------------------------------------------------|------|------|------|------|
| Power Supply Vo      | ltage      | $V_{DD}$                    | 1                    |                                                                                  | 4.75 | 5.00 | 5.25 | V    |
| Supply Current       |            | I <sub>DD</sub>             | 1                    |                                                                                  | 45   | 60   | 75   | mA   |
| Output Voltago L     | avol.      | Y <sub>OUT</sub> (sync tip) | 1                    |                                                                                  | 2.55 | 2.70 | 2.85 | .,   |
| Output Voltage Level |            | C <sub>OUT</sub> (center)   | 1                    |                                                                                  | 3.70 | 3.85 | 4.00 | V    |
|                      |            | VRB                         |                      |                                                                                  | 2.15 | 2.25 | 2.35 |      |
|                      |            |                             |                      |                                                                                  | 2.7  | 2.8  | 2.9  |      |
|                      |            | ADIN<br>(sync tip)          | 1                    | CLOCK = $3.579545 \text{ MH}_z$<br>$V_{\text{IN}} = 0.75 \text{ V}_{\text{p-p}}$ | 1.9  | 2.0  | 2.1  | V    |
| Terminal Voltage     | Level      | BIAS1                       |                      |                                                                                  | 1.0  | 1.3  | 1.7  |      |
|                      |            | BIAS2                       |                      |                                                                                  | 1.2  | 1.7  | 2.1  |      |
|                      |            |                             |                      |                                                                                  | 3.0  | 3.4  | 4.0  | -    |
|                      |            | VFIL                        |                      |                                                                                  | 1.2  | 1.9  | 3.0  |      |
|                      |            | CKIN                        |                      |                                                                                  | 1.8  | 2.3  | 2.8  |      |
| Input                | High Level | V <sub>IH</sub>             | 1                    |                                                                                  | 4    | _    | _    | V    |
| Voltage              | Low Level  | V <sub>IL</sub>             | 1                    |                                                                                  | _    | _    | 1    | V    |



# **AC CHARACTERISTICS**

(1)Y output (Ta = 25°C,  $V_{DD}$  = 5 V, input clock : 3.579545 MHz 0.4  $V_{p-p}$ ,  $S_1$  = 1)

| CHARACTERISTICS         |                                 | SYMBOL          | TEST<br>CIR-<br>CUIT | TEST CONDITION                                                                                                                                              | MIN. | TYP. | MAX. | UNIT             |
|-------------------------|---------------------------------|-----------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------------------|
| Input Level             |                                 | V <sub>IN</sub> | 1                    | 0~140 IRE                                                                                                                                                   | _    | 0.75 | _    | V <sub>p-p</sub> |
| Low Frequency Gain      |                                 | G <sub>V</sub>  | 1                    | S <sub>2</sub> = 1, S <sub>3</sub> = 1, S <sub>4</sub> = 2<br>V <sub>IN</sub> = 15.73426 kHz, 0.75<br>V <sub>p-p</sub> , Vdc = 2.5 V                        | 6.8  | 7.2  | 7.7  | dB               |
| Frequency               | f <sub>2</sub> / f <sub>1</sub> | MTF1            | 1                    | $S_2 = 1, S_3 = 1, S_4 = 2$                                                                                                                                 | -0.8 | -1.0 | -2.0 | dB               |
| Response                | f <sub>4</sub> / f <sub>1</sub> | MTF2            |                      |                                                                                                                                                             | -1.5 | -2.0 | -3.0 | ub               |
| Comb<br>Characteristics | f <sub>2</sub> / f <sub>3</sub> | COMBY           | 1                    | $V_{IN} = 0.75 V_{p-p}, Vdc = 2.5 V$                                                                                                                        |      | -46  | -40  | dB               |
| Output Impedance        |                                 | Zo              | 1                    | $S_2 = 2, S_4 = 2$ $V_{IN} = 15.73426 \text{ kHz}, 0.75$ $V_{p-p}, Vdc = 2.5 \text{ V}$ $Zo = \frac{V1 - V2}{V2} \times 400$ $V_1 : S_3 = 1, V_2 : S_3 = 2$ | 250  | 400  | 700  | Ω                |

(Note) :  $f_1$  = fH = 15.73426 kHz,  $f_2$  =  $f_{SC}$  = 3.579545 MHz,  $f_3$  =  $f_{SC}$  + 1 / 2fH = 3.587412 MHz,  $f_4$  = 1 / 3 (4 $f_{SC}$ ) = 4.772727 MHz

## **CONDITION OF INPUT SIGNAL**





# (2)C output (Ta = $25^{\circ}$ C, $V_{DD} = 5$ V, input clock : 3.579545MHz 0.4 Vp-p, S1 = 2)

| CHARACTERISTICS   |              | SYMBOL         | TEST<br>CIR-<br>CUIT | TEST CONDITION                                                                                                                                      | MIN. | TYP. | MAX. | UNIT |
|-------------------|--------------|----------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Gain              |              | C <sub>V</sub> | 1                    | $S_2 = 1$ , $S_3 = 1$ , $S_4 = 1$<br>$V_{IN} = 0.75 V_{p-p}$                                                                                        | 5.7  | 6.2  | 6.7  | dB   |
| BPF               | TC90A44P     | BWCW           | 1                    | $S_2 = 2$ , $S_3 = 1$ , $S_4 = 2$<br>$V_{IN} = 0.75 V_{p-p}$ ,                                                                                      | -2.5 | -1.9 | -1.5 | dB   |
| Characteristics   | TC90A45P / F | BWCW           | '                    | Vdc = 2.5 V<br>$(f_{SC} - 503496 \text{ Hz}) - (f_{SC})$                                                                                            | -1.5 | -1.3 | -1.0 | uБ   |
| Comb              | TC90A44P     | - COMBC        | 1                    | $S_2 = 1$ , $S_3 = 1$ , $S_4 = 2$<br>$V_{IN} = 0.75 V_{p-p}$ ,                                                                                      | _    | -38  | -35  | dB   |
| Characteristics   | TC90A45P / F |                |                      | Vdc = 2.5 V                                                                                                                                         | _    | -46  | -40  | uБ   |
| Differential Gain |              | DG             | 4                    | $S_2 = 1$ , $S_3 = 1$ , $S_4 = 1$                                                                                                                   | 0    | 2    | 5    | %    |
| Differential Phas | e            | DP             | 1                    | Modulated lamp signal<br>140 IRE : 0.75 V                                                                                                           | 0    | 2    | 5    | 0    |
| Output Impedance  |              | Zo             | 1                    | $S_2 = 2, S_4 = 2$ $V_{IN} = 15.73426 \text{ kHz},$ $0.75 V_{p-p}, Vdc = 2.5 V$ $Zo = \frac{V1 - V2}{V2} \times 400$ $V_1 : S_3 = 1, V_2 : S_3 = 2$ | 250  | 400  | 700  | Ω    |

# (3)PLL circuit characteristics

| CHARACTERISTICS                                 | SYMBOL | TEST<br>CIR-<br>CUIT | TEST CONDITION | MIN. | TYP. | MAX. | UNIT             |
|-------------------------------------------------|--------|----------------------|----------------|------|------|------|------------------|
| Pull-In Frequency Range                         | fck    | 1                    | _              | 3.5  | 3.6  | 3.7  | MHz              |
| Input Amplitude<br>(f <sub>SC</sub> Components) | Vck    | 1                    | _              | 0.35 | 0.5  | _    | V <sub>p-p</sub> |

# BPF CHARACTERISTICS OF COLOR SIGNAL OUTPUT (TC90A45P/F)



TC90A44P,45P/F



## **TEST CIRCUIT 1**



## **APPLICATION CIRCUIT**



## **PACKAGE DIMENSIONS**

DIP16-P-300-2.54A

Unit: mm



Weight: 1.00 g (Typ.)

## **PACKAGE DIMENSIONS**

SOP16-P-300-1.27 Unit : mm



Weight: 0.18 g (Typ.)