INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC02 June 1994



### **TDA4884**

### FEATURES

- 85 MHz video controller
- Fully DC controllable
- 3 separate video channels
- Input black level clamping
- White level adjustment for 3 channels
- · Contrast control for all 3 channels simultaneously
- Cathode feedback to internal reference for cut-off control, which allows unstabilized video supply voltage
- · Current outputs for RGB signal currents
- RGB voltage outputs to external peaking circuits
- Blanking and switch-off input for screen protection
- Sync on green operation possible
- OSD application very easily.

### QUICK REFERENCE DATA

#### **GENERAL DESCRIPTION**

The TDA4884 is a monolithic integrated RGB amplifier for colour monitor systems with super VGA performance, intended for DC or AC coupling of the colour signals to the cathodes of the CRT. With special advantages the circuit can be used in conjunction with the TDA485x monitor deflection IC family.

| SYMBOL              | PARAMETER                                                    | CONDITIONS                                            | MIN. | TYP. | MAX. | UNIT |
|---------------------|--------------------------------------------------------------|-------------------------------------------------------|------|------|------|------|
| V <sub>P</sub>      | positive supply voltage (pin 7)                              |                                                       | 7.2  | 8.0  | 8.8  | V    |
| I <sub>P</sub>      | supply current                                               |                                                       | -    | 48   | -    | mA   |
| V <sub>I(b-w)</sub> | input voltage (black-to-white; pins 2, 5 and 8)              |                                                       | -    | 0.7  | 1.0  | V    |
| V <sub>O(b-w)</sub> | output voltage (black-to-white; pins 19, 16 and 13)          | nominal contrast;<br>pins 3, 1 and 11<br>open-circuit | _    | 0.79 | _    | V    |
| I <sub>O(b-w)</sub> | output current (black-to-white; pins 20, 17 and 14)          |                                                       | -    | 50   | -    | mA   |
| I <sub>M</sub>      | peak output current (pins 20, 17 and 14)                     |                                                       | -    | —    | 100  | mA   |
| В                   | bandwidth                                                    | –3 dB                                                 | 70   | 85   | -    | MHz  |
| G <sub>nom</sub>    | nominal gain (pins 2, 5 and 8 to pins 19, 16 and 13)         | nominal contrast;<br>pins 3, 1 and 11<br>open-circuit | _    | 1    | _    | dB   |
| Gv                  | gain control for all channels (relative to $G_{\text{nom}})$ |                                                       | -5   | —    | +2.6 | dB   |
| Cv                  | contrast control                                             | V <sub>6</sub> = 1 to 6 V                             | -22  | _    | +3.4 | dB   |
| C <sub>OSD</sub>    | minimum contrast for OSD                                     | $V_6 = 0.7 V$                                         | -    | -40  | _    | dB   |
| T <sub>amb</sub>    | operating ambient temperature                                |                                                       | -20  | -    | +70  | °C   |

#### **ORDERING INFORMATION**

| EXTENDED    |      | PACKAGE      |          |                       |  |  |
|-------------|------|--------------|----------|-----------------------|--|--|
| TYPE NUMBER | PINS | PIN POSITION | MATERIAL | CODE                  |  |  |
| TDA4884     | 20   | DIL          | plastic  | SOT146 <sup>(1)</sup> |  |  |

#### Note

1. SOT146-1; 1996 November 22.



### TDA4884

| PINNING         | PINNING |                                              |  |  |  |  |
|-----------------|---------|----------------------------------------------|--|--|--|--|
| SYMBOL          | PIN     | DESCRIPTION                                  |  |  |  |  |
| G <sub>C2</sub> | 1       | gain control Channel 2                       |  |  |  |  |
| V <sub>I1</sub> | 2       | signal input Channel 1                       |  |  |  |  |
| G <sub>C1</sub> | 3       | gain control Channel 1                       |  |  |  |  |
| GND             | 4       | ground                                       |  |  |  |  |
| V <sub>I2</sub> | 5       | signal input Channel 2                       |  |  |  |  |
| C <sub>C</sub>  | 6       | contrast control, OSD switch                 |  |  |  |  |
| VP              | 7       | supply voltage                               |  |  |  |  |
| V <sub>I3</sub> | 8       | signal input Channel 3                       |  |  |  |  |
| HBL             | 9       | horizontal blanking, switch-off              |  |  |  |  |
| CL              | 10      | input clamping, vertical blanking, test mode |  |  |  |  |
| G <sub>C3</sub> | 11      | gain control Channel 3                       |  |  |  |  |
| FB <sub>3</sub> | 12      | feedback Channel 3                           |  |  |  |  |
| V <sub>O3</sub> | 13      | voltage output Channel 3                     |  |  |  |  |
| I <sub>O3</sub> | 14      | current output Channel 3                     |  |  |  |  |
| FB <sub>2</sub> | 15      | feedback Channel 2                           |  |  |  |  |
| V <sub>O2</sub> | 16      | voltage output Channel 2                     |  |  |  |  |
| I <sub>O2</sub> | 17      | current output Channel 2                     |  |  |  |  |
| FB <sub>1</sub> | 18      | feedback Channel 1                           |  |  |  |  |
| V <sub>O1</sub> | 19      | voltage output Channel 1                     |  |  |  |  |
| I <sub>O1</sub> | 20      | current output Channel 1                     |  |  |  |  |



### FUNCTIONAL DESCRIPTION

The RGB input signals  $(0.7 V_{(p-p)})$  are capacitively coupled into the TDA4884 (pins 2, 5 and 8) from a low ohmic source and are clamped to an internal DC voltage (artificial black level). Composite signals will not disturb normal operations because an internal clipping circuit cuts all signal parts below black level. All channels have a maximum total voltage gain of 7 dB (maximum contrast and maximum individual channel gain). With the nominal channel gain of 1 dB and nominal contrast setting the nominal black-to-white output amplitude is 0.79 V<sub>(p-p)</sub>.

DC voltages are used for contrast and gain control.

**Contrast control** is achieved by a voltage at pin 6 and affects the three channels simultaneously. To provide the correct white point, an individual **gain control** (pins 3, 1 and 11) adjusts the signals of Channels 1, 2 and 3.

Each **output stage** provides a current output (pins 20, 17 and 14) and a voltage output (pins 19, 16 and 13). External cascode transistors reduce power consumption of the IC and prevent breakdown of the output transistors. Signal

output currents and peaking characteristics are determined by external components at the voltage outputs and the video supply. The channels have separate internal feedback loops which ensure large signal linearity and marginal signal distortion in spite of output transistor thermal  $V_{\text{BE}}$  variation.

The **clamping pulse** (pin 10) is used for **input clamping** only. The input signals have to be at black level during the clamping pulse and are clamped to an internal artificial black level. The coupling capacitors are used in this way for black level storage. Because the threshold for the clamping pulse is higher than that for vertical blanking (pin 10) the rise and fall times of the clamping pulse have to be faster than 75 ns/V during transition from 1 V to 3.5 V.

The **vertical blanking pulse** will be detected if the input voltage (pin 10) is higher than the threshold voltage for approximately 320 ns but does not exceed the threshold for the clamping pulse in the time between. During the vertical blanking pulse the input clamping is disabled in order to avoid misclamping in the event of composite input signals.

### TDA4884

The input signal is blanked and the artificial black level is inserted instead, thus the output signal is at reference black level. The DC value of the reference black level will be adjusted by cut-off stabilization (see below).

During **horizontal blanking** (pin 9) the output signal is set to reference black level as previously described and **output clamping** is activated. If the voltage at pin 9 exceeds the **switch-off** threshold the signal is blanked and switched to ultra black level for screen protection and spot suppression during V-flyback. Ultra black level is the lowest possible output voltage (at voltage outputs) and does not depend on cut-off stabilization.

For **cut-off stabilization** (DC coupling to the CRT) respectively **black level stabilization** (AC coupling) the video signal at the cathode or the coupling capacitor is divided by an adjustable voltage divider and fed to the feedback inputs (pins 18, 15 and 12). During the horizontal blanking time this signal is compared with an internal DC voltage of approximately 5.8 V. Any difference will lead to a reference black level correction by charging or discharging the integrated capacitor which stores the reference black level information between the horizontal blanking pulses.

For OSD fast switching of control pin 6 to less than 1 V (e.g. 0.7 V) blanks the input signals. The OSD signals can easily be inserted to the external cascode transistor (see Fig.3).

During **test mode** (pins 9 and 10 connected to  $V_P$ ) the black levels at the voltage outputs (pins 12, 16 and 13) are internally set to typical 0.5 V (3 V DC at signal inputs (pins 2, 5 and 8)).



### TDA4884

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                                           | MIN.        | MAX.                 | UNIT |
|------------------|-----------------------------------------------------|-------------|----------------------|------|
| V <sub>P</sub>   | supply voltage (pin 7)                              | 0           | 8.8                  | V    |
| VI               | input voltage (pins 2, 5 and 8)                     | -0.1        | V <sub>P</sub>       | V    |
| V <sub>ext</sub> | external DC voltage                                 |             |                      |      |
|                  | pins 20, 17 and 14                                  | -0.1        | VP                   | V    |
|                  | pins 19, 16 and 13                                  | no external | voltages             |      |
|                  | pins 1, 3, 6 and 11                                 | -0.1        | VP                   | V    |
|                  | pin 9                                               | -0.1        | V <sub>P</sub> + 0.7 | V    |
|                  | pin 10                                              | -0.1        | V <sub>P</sub> + 0.7 | V    |
| lo               | average output current (pins 20, 17 and 14; note 1) |             | 50                   | mA   |
| I <sub>M</sub>   | peak output current (pins 20, 17 and 14)            |             | 100                  | mA   |
| P <sub>tot</sub> | total power dissipation                             | -           | 1200                 | mW   |
| T <sub>stg</sub> | storage temperature                                 |             | +150                 | °C   |
| T <sub>amb</sub> | operating ambient temperature                       | -20         | +70                  | °C   |
| Tj               | junction temperature                                | -25         | +150                 | °C   |
| V <sub>ESD</sub> | electrostatic handling for all pins (note 2)        | -500        | +500                 | V    |

#### Notes to the limiting values

1. Signal amplitude of 50 mA black-to-white is possible if the average current (including blanking times and signal variation against time) does not exceed 50 mA. The maximum power dissipation of 1200 mW has to be considered.

2. Equivalent to discharging a 200 pF capacitor through a 0  $\Omega$  series resistor.

### THERMAL RESISTANCE

| SYMBOL              | PARAMETER                            | THERMAL RESISTANCE |
|---------------------|--------------------------------------|--------------------|
| R <sub>th j-a</sub> | from junction to ambient in free air | 65 K/W             |

## TDA4884

### CHARACTERISTICS

 $V_P$  = 8.0 V;  $T_{amb}$  = +25 °C; all voltages measured to GND (pin 4); unless otherwise specified.

| SYMBOL               | PARAMETER                                                                                                                             | CONDITIONS                                                                       | MIN.  | TYP.  | MAX.               | UNIT |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-------|-------|--------------------|------|--|--|--|
| VP                   | positive supply voltage (pin 7)                                                                                                       |                                                                                  |       | 8.0   | 8.8                | V    |  |  |  |
| I <sub>P</sub>       | supply current (pin 7)                                                                                                                |                                                                                  | 36    | 48    | 60                 | mA   |  |  |  |
| Video signal         | Video signal inputs (Channel 1: pin 2, Channel 2: pin 5 and Channel 3: pin 8)                                                         |                                                                                  |       |       |                    |      |  |  |  |
| V <sub>I(b-w)</sub>  | input voltage (black-to-white value;<br>pins 2, 5 and 8)                                                                              |                                                                                  | -     | 0.7   | 1.0                | V    |  |  |  |
| V <sub>IC2,5,8</sub> | DC voltage during input clamping (artificial black + V <sub>BE</sub> )                                                                | note 1                                                                           | 2.8   | 3.1   | 3.4                | V    |  |  |  |
| I <sub>2,5,8</sub>   | DC current                                                                                                                            | no clamping;<br>$V_{2,5,8} = V_{IC2,5,8};$<br>$T_{amb} = -20$ to +70 °C          | -0.05 | +0.05 | +0.250             | μA   |  |  |  |
|                      |                                                                                                                                       | during clamping; $V_{2,5,8} = V_{IC2,5,8} \pm 0.7 V$                             | ±50   | ±75   | ±120               | μA   |  |  |  |
| Contrast con         | trol (pin 6; note 2)                                                                                                                  |                                                                                  |       |       |                    |      |  |  |  |
| V <sub>6</sub>       | input voltage                                                                                                                         |                                                                                  | 1.0   | -     | 6.0                | V    |  |  |  |
|                      | maximum input voltage                                                                                                                 |                                                                                  | -     | -     | V <sub>P</sub> – 1 | V    |  |  |  |
| V <sub>N6</sub>      | input voltage for nominal contrast                                                                                                    | note 3                                                                           | _     | 4.3   | -                  | V    |  |  |  |
| I <sub>6</sub>       | input current                                                                                                                         | V <sub>6</sub> = 4.3 V                                                           | -5    | -1    | -0.1               | μA   |  |  |  |
| Cv                   | contrast relative to nominal contrast                                                                                                 | V <sub>6</sub> = 6.0 V; pins 3, 1 and<br>11 open-circuit                         | 2.4   | 3.4   | _                  | dB   |  |  |  |
|                      |                                                                                                                                       | V <sub>6</sub> = 1.0 V; pins 3, 1 and<br>11 open-circuit                         | -26   | -22   | –19                | dB   |  |  |  |
| V <sub>M6</sub>      | input voltage for minimum contrast                                                                                                    | pins 3, 1 and 11<br>open-circuit                                                 | _     | 0.7   | _                  | V    |  |  |  |
| Tr                   | tracking of output signals of<br>Channels 1, 2 and 3                                                                                  | 1 V < V <sub>6</sub> < 6 V; note 4                                               | -     | 0     | 0.5                | dB   |  |  |  |
| t <sub>afC</sub>     | delay between leading edges (falling)<br>of step in contrast voltage and output<br>signals at voltage outputs (pins 19,<br>16 and 13) | $V_6 = 4.3$ V to 0.7 V;<br>input fall time at pin 6:<br>$t_{fCC} = 2$ ns; note 5 | _     | 7     | 20                 | ns   |  |  |  |
| t <sub>drC</sub>     | delay between trailing edges (rising)<br>of step in contrast voltage and output<br>signals at voltage outputs (pins 19,<br>16 and 13) | $V_6 = 0.7$ V to 4.3 V;<br>input rise time at pin 6:<br>$t_{rCC} = 2$ ns; note 5 | _     | 15    | 25                 | ns   |  |  |  |
| t <sub>fC</sub>      | fall time of output signals at voltage<br>outputs (pins 19, 16 and 13)                                                                | 90% to 10% amplitude;<br>input fall time at pin 6:<br>$t_{fCC} = 2$ ns; note 5   | -     | 6     | 15                 | ns   |  |  |  |
| t <sub>rC</sub>      | rise time of output signals at voltage<br>outputs (pins 19, 16 and 13)                                                                | 10% to 90% amplitude;<br>input rise time at pin 6:<br>$t_{rCC} = 2$ ns; note 5   | -     | 6     | 15                 | ns   |  |  |  |

| SYMBOL                                 | PARAMETER                                                                                    | CONDITIONS                                                                                                                                                                              | MIN.    | TYP. | MAX. | UNIT |
|----------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|------|------|
| Gain control                           | (pin 3 for Channel 1, pin 1 for Chann                                                        | el 2 and pin 11 for Channel                                                                                                                                                             | 3; note | 6)   |      |      |
| V <sub>3,1,11</sub>                    | input voltage                                                                                |                                                                                                                                                                                         | 1.0     | -    | 6.0  | V    |
| V <sub>N3,1,11</sub>                   | input voltage for nominal gain                                                               | pins 3, 1 and 11<br>open-circuit                                                                                                                                                        | 3.6     | 3.75 | 3.95 | V    |
| R <sub>3,1,11</sub>                    | input resistance                                                                             |                                                                                                                                                                                         | 44      | 55   | 66   | kΩ   |
| G <sub>v</sub>                         | gain relative to nominal gain                                                                | V <sub>6</sub> = 4.3 V; V <sub>3,1,11</sub> = 6 V                                                                                                                                       | 2       | 2.6  | 3.3  | dB   |
|                                        |                                                                                              | V <sub>6</sub> = 4.3 V; V <sub>3, 1, 11</sub> = 1 V                                                                                                                                     | -5.5    | -5   | -4.5 | dB   |
| Feedback inp                           | ut (Channel 1: pin 18, Channel 2: pir                                                        | 15 and Channel 3: pin 12;                                                                                                                                                               | note 7) |      |      |      |
| V <sub>int</sub>                       | internal reference voltage                                                                   |                                                                                                                                                                                         | 5.6     | 5.8  | 6.1  | V    |
| I <sub>18,15,12</sub>                  | maximum output current                                                                       | during output clamping;<br>$V_{18,15,12} = 3 V$                                                                                                                                         | -500    | -100 | -60  | nA   |
| $\Delta V_{CRT}$                       | $\Delta$ black level at CRT                                                                  | note 8                                                                                                                                                                                  | 0       | 40   | 200  | mV   |
| $\Delta_{T}V_{int}$                    | variation of V <sub>int</sub> in the temperature range                                       | $T_{amb} = -20 \text{ to } +70 ^{\circ}\text{C}$                                                                                                                                        | 0       | 20   | 50   | mV   |
| $\Delta_V V_{int}$                     | variation of V <sub>int</sub> with supply voltage                                            | $7.2 \text{ V} \leq \text{V}_{\text{P}} \leq 8.8 \text{ V}$                                                                                                                             | 0       | 60   | 100  | mV   |
| Voltage outpu                          | uts (Channel 1: pin 19, Channel 2: pir                                                       | n 16 and Channel 3: pin 13;                                                                                                                                                             | note 1) |      |      |      |
| V <sub>O(b-w)</sub>                    | nominal signal output voltage<br>(black-to-white value)                                      | $\label{eq:V6} \begin{array}{l} V_6 = 4.3 \text{ V}; \ V_{l(b\text{-}w)} = 0.7 \text{ V}; \\ \text{pins 3, 1 and 11} \\ \text{open-circuit} \end{array}$                                | 0.69    | 0.79 | 0.89 | V    |
| V <sub>blx</sub>                       | maximum adjustable black level voltage                                                       | during output clamping;<br>T <sub>amb</sub> = -20 to +70 °C                                                                                                                             | 1       | 1.2  | 1.4  | V    |
| V <sub>blSO</sub>                      | black level voltage during<br>switch-off, equal to minimum<br>adjustable black level voltage | $V_9 = V_P; R_0 = 33 \Omega;$<br>$T_{amb} = -20 \text{ to } +70 \text{ °C}$                                                                                                             | 30      | 45   | 100  | mV   |
| V <sub>bIT</sub>                       | black level voltage during test mode                                                         | $V_9 = V_P; V_{10} = V_P;$<br>pin 1 open-circuit;<br>$V_{2,5,8} = V_{IC2,5,8};$ note 9                                                                                                  | 0.3     | 0.7  | 1.2  | V    |
| S/N                                    | signal-to-noise ratio                                                                        | note 10                                                                                                                                                                                 | -       | 50   | 44   | dB   |
| D <sub>Th</sub>                        | output thermal distortion                                                                    | I <sub>O(b-w)</sub> = 50 mA; note 11                                                                                                                                                    | -       | 0.6  | 1    | %    |
| $\Delta_{\sf LF} \sf V_{\sf bl}$       | $\Delta$ black level between clamping pulses                                                 | line frequency 30 kHz                                                                                                                                                                   | -       | 0.5  | 4.5  | mV   |
| V <sub>off</sub>                       | maximum offset during sync<br>clipping                                                       | $V_{2,5,8} < V_{IC2,5,8}$ ; note 12                                                                                                                                                     | 0       | 7    | 15   | mV   |
| $\Delta_{T}V_{O(b-w)}$                 | variation of nominal output signal<br>(black-to-white value) with<br>temperature             | $\label{eq:V6} \begin{array}{l} V_6 = 4.3 \; V; \; V_{I(b\text{-}w)} = 0.7 \; V; \\ T_{amb} = -20 \; to \; +70 \; ^\circC; \\ pins \; 3, \; 1 \; and \; 11 \\ open-circuit \end{array}$ | 0       | 2.5  | 10   | %    |
| Current output                         | uts (Channel 1: pin 20, Channel 2: pi                                                        | n 17 and Channel 3: pin 14;                                                                                                                                                             | note 13 | )    |      |      |
| I <sub>O(b-w)</sub>                    | signal current (black-to-white                                                               |                                                                                                                                                                                         | _       | 50   | _    | mA   |
|                                        | value)                                                                                       | with peaking                                                                                                                                                                            | -       | -    | 100  | mA   |
| V <sub>20-19</sub> ;                   | start of HF-saturation of output                                                             | l <sub>O</sub> = 50 mA                                                                                                                                                                  | -       | -    | 2.0  | V    |
| V <sub>17-16;</sub> V <sub>14-13</sub> | transistors                                                                                  | I <sub>O</sub> = 100 mA                                                                                                                                                                 | -       | -    | 2.2  | V    |
| I <sub>bISO</sub>                      | output current during switch-off                                                             | $V_9 = V_P$ ; $R_0 = 33 \Omega$                                                                                                                                                         | 0       | 20   | 900  | μA   |

| r                                                                                 |                                                                                          |                                                                                                                          |                    |      |                |      |  |  |
|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------|------|----------------|------|--|--|
| SYMBOL                                                                            | PARAMETER                                                                                | MIN.                                                                                                                     | TYP.               | MAX. | UNIT           |      |  |  |
| Frequency response at voltage outputs (note 14)                                   |                                                                                          |                                                                                                                          |                    |      |                |      |  |  |
| G <sub>vf</sub>                                                                   | gain decrease by frequency response at pins 19, 16 and 13                                | 70 MHz; single channel                                                                                                   | -                  | 1.3  | 3              | dB   |  |  |
| t <sub>rO</sub>                                                                   | rise time at voltage output<br>(pins 19, 16 and 13)                                      | 10% to 90% amplitude;<br>input rise time = 1 ns                                                                          | -                  | 4.1  | 5.0            | ns   |  |  |
| dV <sub>O</sub>                                                                   | overshoot of output signal pulse<br>related to actual output pulse<br>amplitude          | single channel;<br>input rise time = 2.5 ns;<br>$V_{I(b-w)} = 0.7$ V; $V_6 = 4.3$ V;<br>pins 3, 1 and 11<br>open-circuit | -                  | 4    | 8              | %    |  |  |
| Crosstalk at o                                                                    | outputs with speed up circuit (note 1                                                    | 5)                                                                                                                       |                    |      |                |      |  |  |
| C <sub>tr</sub>                                                                   | transient crosstalk                                                                      |                                                                                                                          | _                  | -    | 0.1            | -    |  |  |
| Threshold voltages for clamping, blanking and switch-off (pins 9 and 10; note 16) |                                                                                          |                                                                                                                          |                    |      |                |      |  |  |
| V9                                                                                | threshold for horizontal blanking (blanking, output clamping)                            |                                                                                                                          | 1.2                | 1.4  | 1.6            | V    |  |  |
|                                                                                   | threshold for switch-off (blanking,<br>minimum black level, no output<br>clamping)       |                                                                                                                          | 5.8                | 6.5  | 6.8            | V    |  |  |
| R <sub>9</sub>                                                                    | input resistance                                                                         | against ground                                                                                                           | 50                 | 80   | 110            | kΩ   |  |  |
| V <sub>10</sub>                                                                   | threshold for vertical blanking (blanking, no input clamping)                            | note 17                                                                                                                  | 1.2                | 1.4  | 1.6            | V    |  |  |
|                                                                                   | threshold for clamping (input<br>clamping, no blanking)                                  | note 17                                                                                                                  | 2.6                | 3.0  | 3.5            | V    |  |  |
|                                                                                   | threshold for test mode (no<br>clamping, no blanking, for V <sub>bIT</sub><br>see above) | for test mode also $V_9 > 6.8 V$ (switch-off)                                                                            | V <sub>P</sub> – 1 | _    | V <sub>P</sub> | V    |  |  |
| I <sub>10</sub>                                                                   | current                                                                                  | V <sub>10</sub> < V <sub>P</sub> - 1 V                                                                                   | -3                 | -1   | -              | μA   |  |  |
|                                                                                   |                                                                                          | $V_{10} \geq V_P - 1 \ V$                                                                                                | _                  | 100  | _              | μA   |  |  |
| t <sub>r,f10</sub>                                                                | rise and fall time for clamping<br>pulse                                                 | note 17                                                                                                                  | -                  | -    | 75             | ns/V |  |  |
| t <sub>w10</sub>                                                                  | width of clamping pulse                                                                  |                                                                                                                          | 0.6                | -    | -              | μs   |  |  |

### TDA4884

#### Notes to the characteristics

1. Definition of levels:

Artificial black level: internal signal level behind input emitter follower during input clamping and signal clipping. This level is inserted instead of the input signal during blanking.

Reference black level: DC voltage during output clamping at voltage outputs, not influenced by contrast or gain setting, adjustable by cut-off stabilization.

Cut-off level: corresponding DC voltage at CRT cathode in closed feedback loop.

Black level: actual signal black level at either voltage outputs or cathode. At voltage outputs the black level is equal to reference black level because there is no brightness control via TDA4884. At cathode the black level is equal to cut-off level. Brightness can be adjusted via grid 1.

Ultra black level, switch-off level: lowest adjustable reference black level, lowest signal level at voltage outputs. The minimum guaranteed control range for reference black level is 0.1 to 1 V.

The ultra black level is depending on the external resistor R<sub>O</sub> at voltage outputs (pins 13, 16 and 19) to ground.

$$V_{bISO} \approx \frac{R_O}{3.5k\Omega + R_O} \times 4.65 \text{ V}.$$

Signal processing see Fig.4.

- 2. Linear control range is 1 to 6 V for V<sub>6</sub>, independent from supply voltage. Open pin 6 leads to absolute maximum contrast setting. It is recommended to not exceed V<sub>6</sub> = V<sub>P</sub> - 1 V in order to avoid saturation of internal circuitry. For  $V_6 < V_{M6} \sim 0.7$  V a small negative signal (~ -40 dB) will appear. For frequency dependence of contrast control see note 14. Typical contrast characteristic see Fig.5.
- 3. Definition for nominal output signals: input V<sub>I(b-w)</sub> = 0.7 V, gain pins 3, 1 and 11 open-circuit, contrast control  $V_6 = V_{N6}$

4. Tr = 20 × maximum of 
$$\left|\log\left(\frac{A_1}{A_{10}} \times \frac{A_{20}}{A_2}\right)\right|$$
;  $\left|\log\left(\frac{A_1}{A_{10}} \times \frac{A_{30}}{A_3}\right)\right|$ ;  $\left|\log\left(\frac{A_2}{A_{20}} \times \frac{A_{30}}{A_3}\right)\right|$  [dB]

A<sub>x</sub>: signal output amplitude in Channel x at any contrast between 1 and 6 V.

 $A_{\times 0}$ : signal output amplitude in Channel x at nominal contrast and same gain setting.

- 5. Typical step in contrast voltage and response at signal outputs for nominal input signal V<sub>I(b-w)</sub> = 0.7 V. Typical OSD fast blanking input/output see Fig.6.
- 6. Linear control range is 1 to 6 V for V<sub>3</sub>, V<sub>1</sub> and V<sub>11</sub>, independent from supply voltage. Typical gain characteristic see Fig.7.
- 7. The internal reference voltage can be measured at pins 18, 15 and 12 during output clamping ( $V_9 = 2 V$ ) in closed feedback loop. Typical variation of V<sub>int</sub> with temperature and power supply voltage see Fig.8.
- Slow variations of video supply voltage V<sub>CRT</sub> (see Fig.1) will be suppressed at CRT cathode by cut-off stabilization. 8. Change of V<sub>CRT</sub> by 5 V leads to specified change of cut-off voltage.
- 9. The test mode allows testing without input and output clamping pulses. The signal inputs (pins 2, 5 and 8) have to be biased via resistors to the previously measured clamp voltages of approximately 3 V (artificial black level + V<sub>BF</sub>). Signal blanking is not possible during test mode.
- 10. The signal-to-noise ratio is calculated by the formula (frequency range 1 to 70 MHz):

$$\frac{S}{N} = 20 \log \frac{\text{peak-to-peak value of the nominal signal output voltage}}{\text{RMS value of the noise output voltage}} [dB]$$

- 11. Large output swing e.g.  $I_{O(b-w)} = 50$  mA leeds to signal depending power dissipation in output transistors. Thermal V<sub>BE</sub> variation is compensated.
- 12. Composite signals will not disturb normal operations because an internal clipping circuit cuts all signal parts below black level. Typical sync clipping see Fig.9.

### TDA4884

13. The output current approximately follows the equation  $I_0 = V_0 \left(\frac{1}{R_0} + \frac{1}{2.2 \text{ k}\Omega}\right) - 500 \text{ }\mu\text{A}$  for  $V_0 > V_{\text{bISO}}$  and with

 $R_{O}$  = external resistor at voltage output to ground.

The external RC combination at pins 19, 16 and 13 (see Fig.1) enables peak currents during transients.

- 14. Frequency response, crosstalk and pulse response have been measured at voltage outputs in a special printed-circuit board with 50 Ω line in/out connections and without peaking (see TEST PCB). Typical frequency response see Fig.10, typical pulse response see Fig.11 and typical characteristic of contrast control versus frequency see Fig.12.
- 15. Crosstalk between any two output pins.

**Input conditions:** One channel (Channel A) with nominal input signal and minimum rise time. The inputs of the other channels capacitively coupled to ground (Channel B). Gain pins 3, 1 and 11 open-circuit.

**Output conditions:** Output signal of Channel A controlled by contrast setting (pin 6) to  $V_{O(b-w)} = V_A = 0.7$  V, the rise time should be 5 ns. Output signal of Channel B then is  $V_{O(b-w)} = V_B$ .

Transient crosstalk: 
$$C_{tr} = \frac{V_B}{V_A}$$
.

Crosstalk versus frequency has been measured without peaking circuit, with nominal input signal and nominal settings. Typical frequency dependent crosstalk between channels see Figs 13, 14 and 15.

- 16. The internal threshold voltages are derived from a stabilized voltage. The internal pulses are generated while the input pulses are higher than the thresholds. Voltages of less than -0.1 V at pins 9 and 10 can influence black level control and should be avoided.
- For 75 ns/V < t<sub>rf10</sub> < 240 ns/V generation of internal input clamping and blanking pulse is not defined. Any pulses not exceeding the threshold of input clamping (typical 3 V) will be detected as blanking pulse. Timing of pulses at pin 10 see Fig.16.</li>



























### TDA4884

### TEST PCB

For high frequency measurements a special application and printed-circuit board with only a few external components is built. Fig.17 shows the application circuit and Fig.18 the layout of the double sided printed board. All components on the rear (below) are of SMD type as well as R13, R14 and R15 on the front. Short HF loops and minimum crosstalk between the channels as well as input and output are achieved by properly shaped ground areas star connected to the IC ground pin.

The HF input signals can be fed to the subclick connectors X1, X2 and X3 by a 50  $\Omega$  line. The line is then terminated by a 51  $\Omega$  resistor on the board. With choice of jumper connections (JA1, JA2 and JA3) it is possible to connect channel inputs to its input connector, to connect all channels to one input connector (white pattern) and to ground each input via the coupling capacitor.

For operation without input clamping (e.g. test mode) the DC bias can be provided by VIDC (connector X21) if a short at JA4, JA5 and JA6 is made (solder short or small SMD resistor).

The output signal can be monitored via 50  $\Omega$  terminated lines at the voltage outputs (subclick connectors X4, X5 and X6). With 100  $\Omega$  in parallel to the 50  $\Omega$  terminated line the effective load resistance at the voltage outputs is 33  $\Omega$ . The mismatch seen from the line towards the IC has no significant effect if the line is match terminated. A peaking circuit (C15, R16 Channel 1) can be added for realistic loading of the voltage outputs. Black level adjustment is done by VIOS, UFBX (connector X21) and resistors R19, R22 and R25 (Channel 1). If R19 is equal to the effective load resistor at the voltage output the reference black level is approximately

 $\boldsymbol{U}_{REF} = VIOS - V(I01)$  and

$$V(I01) = V_{int} + (V_{int} - UFBX) \times \frac{R22}{R25}$$

 $V_{int}$  is the internal reference voltage at the feedback input (typical 5.8 V). By this it is possible to adjust the reference black level and the voltage at the current outputs independently.

DC control for contrast and gain is prepared at connectors X21 and X22. Contrast control can also be set by the potentiometer P1 (jumper JA11). The series resistor R11 is necessary if fast OSD switching is activated via 50  $\Omega$  line (X10), a line termination can be done at the connector X9. Clamping and blanking pulses are fed to the IC via connectors X7 and X8. Connector X23 is used for power supply. The capacitors C7 and C8 should be located as near as possible to the IC pins.





## TDA4884

# RECOMMENDATIONS FOR BUILDING THE APPLICATION BOARD

### General

- Double sided board
- Short HF loops by large ground plane on the rear

#### Voltage outputs

- Capacitive loads as small as possible
- Short interconnection via resistor to ground.

#### Supply voltage

- · Capacitors as near as possible to the pins
- Use of high frequency capacitors (low self inductance, e.g. SMD).

#### Current outputs, emitter of cascode transistors

• The external interconnection inductivity can build a resonance together with the internal substrate capacity, a damping resistor of some 10  $\Omega$  near to the IC pin can suppress such oscillations.



1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER | ENCES | EUROPEAN       |                                 |  |
|----------|-----|-------|-------|----------------|---------------------------------|--|
| VERSION  | IEC | JEDEC | EIAJ  | PROJECTION     | ISSUE DATE                      |  |
| SOT146-1 |     |       | SC603 | $= = \bigcirc$ | <del>92-11-17</del><br>95-05-24 |  |

## Three gain control video pre-amplifier for OSD

### PACKAGE OUTLINE

DIP20: plastic dual in-line package; 20 leads (300 mil)

### Philips Semiconductors



### Preliminary specification

TDA4884

SOT146-1

### TDA4884

#### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011).

#### Soldering by dipping or by wave

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature (Tstg max). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### Repairing soldered joints

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

#### DEFINITIONS

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |

#### Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### Application information

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.