#### INTEGRATED CIRCUITS

### DATA SHEET

## TDA8002C IC card interface

Product specification Supersedes data of 1999 Feb 16 File under Integrated Circuits, IC02 1999 Feb 24





#### IC card interface TDA8002C

#### **FEATURES**

- Single supply voltage interface (3.3 or 5 V environment)
- Low-power sleep mode
- Three specific protected half-duplex bidirectional buffered I/O lines
- $V_{CC}$  regulation 5 V ±5% or 3 V ±5%,  $I_{CC}$  < 55 mA for  $V_{DD}$  = 3.0 to 6.5 V, with controlled rise and fall times
- Thermal and short-circuit protections with current limitations
- Automatic ISO 7816 activation and deactivation sequences
- Enhanced ESD protections on card side (>6 kV)
- Clock generation for the card up to 12 MHz with synchronous frequency changes
- Clock generation up to 20 MHz (external clock)
- Synchronous and asynchronous cards (memory and smart cards)
- ISO 7816, GSM11.11 compatibility and EMV (Europay, MasterCard® and Visa) compliant
- Step-up converter for V<sub>CC</sub> generation
- Supply supervisor for spikes elimination and emergency deactivation
- Chip select input for easy use of several TDA8002Cs in parallel.

#### **APPLICATIONS**

IC card readers for:

- · GSM applications
- Banking
- · Electronic payment
- Identification
- Pay TV
- · Road tolling.

#### **GENERAL DESCRIPTION**

The TDA8002C is a complete low-power analog interface for asynchronous and synchronous cards. It can be placed between the card and the microcontroller. It performs all supply, protection and control functions. It is directly compatible with ISO 7816, GSM11.11 and EMV specifications.

#### ORDERING INFORMATION

| TYPE NUMBER    |             | PACKAGE |                                                                                  |          |  |  |  |  |  |  |  |  |
|----------------|-------------|---------|----------------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|--|
| I TPE NUMBER   | MARKING     | NAME    | DESCRIPTION                                                                      | VERSION  |  |  |  |  |  |  |  |  |
| TDA8002CT/A/C1 | TDA8002CT/A | SO28    | plastic small outline package; 28 leads; body width                              | SOT136-1 |  |  |  |  |  |  |  |  |
| TDA8002CT/B/C1 | TDA8002CT/B |         | 7.5 mm                                                                           |          |  |  |  |  |  |  |  |  |
| TDA8002CT/C/C1 | TDA8002CT/C |         |                                                                                  |          |  |  |  |  |  |  |  |  |
| TDA8002CG/C1   | TDA8002C    | LQFP32  | plastic low profile quad flat package; 32 leads; body $5 \times 5 \times 1.4$ mm | SOT401-1 |  |  |  |  |  |  |  |  |

IC card interface TDA8002C

#### **QUICK REFERENCE DATA**

| SYMBOL                  | PARAMETER                          | CONDITIONS                                                          | MIN. | TYP. | MAX. | UNIT |
|-------------------------|------------------------------------|---------------------------------------------------------------------|------|------|------|------|
| Supplies                |                                    |                                                                     |      | •    | •    | '    |
| $V_{DD}$                | supply voltage                     |                                                                     | 3.0  | -    | 6.5  | V    |
| I <sub>DD(lp)</sub>     | supply current                     | low power                                                           | _    | 1-   | 150  | μΑ   |
| I <sub>DD(idle)</sub>   | supply current                     | Idle mode; f <sub>CLKOUT</sub> = 10 MHz                             | _    | -    | 5    | mA   |
| I <sub>DD(active)</sub> | supply current                     | active mode; V <sub>CC</sub> = 5 V;<br>f <sub>CLKOUT</sub> = 10 MHz |      |      |      |      |
|                         |                                    | $f_{CLK} = LOW; I_{CC} = 100 \mu A$                                 | _    | _    | 8    | mA   |
|                         |                                    | $f_{CLK} = 5 \text{ MHz}; I_{CC} = 10 \text{ mA}$                   | _    | -    | 50   | mA   |
|                         |                                    | $f_{CLK} = 5 \text{ MHz}; I_{CC} = 55 \text{ mA}$                   | _    | -    | 140  | mA   |
|                         |                                    | active mode; V <sub>CC</sub> = 3 V;<br>f <sub>CLKOUT</sub> = 10 MHz |      |      |      |      |
|                         |                                    | $f_{CLK} = LOW; I_{CC} = 100 \mu A$                                 | _    | _    | 8    | mA   |
|                         |                                    | $f_{CLK} = 5 \text{ MHz}; I_{CC} = 10 \text{ mA}$                   | _    | -    | 50   | mA   |
|                         |                                    | $f_{CLK} = 5 \text{ MHz}; I_{CC} = 55 \text{ mA}$                   | _    | -    | 140  | mA   |
| Card supp               | ly                                 |                                                                     |      |      |      |      |
| V <sub>CC(O)</sub>      | output voltage                     | active mode for V <sub>CC</sub> = 5 V                               |      |      |      |      |
|                         |                                    | I <sub>CC</sub> < 55 mA; DC load                                    | 4.6  | _    | 5.4  | V    |
|                         |                                    | I <sub>CC</sub> = 40 nAs; AC load                                   | 4.6  | -    | 5.4  | V    |
|                         |                                    | active mode for V <sub>CC</sub> = 3 V                               |      |      |      |      |
|                         |                                    | I <sub>CC</sub> < 55 mA; DC load                                    | 2.76 | -    | 3.24 | V    |
|                         |                                    | I <sub>CC</sub> = 40 nAs; AC load                                   | 2.76 | _    | 3.24 | V    |
| General                 |                                    |                                                                     |      |      |      |      |
| f <sub>CLK</sub>        | card clock frequency               |                                                                     | 0    | _    | 12   | MHz  |
| T <sub>de</sub>         | deactivation cycle time            |                                                                     | 60   | 80   | 100  | μs   |
| P <sub>tot</sub>        | continuous total power dissipation |                                                                     |      |      |      |      |
|                         | TDA8002CT/x                        | $T_{amb} = -25 \text{ to } +85 ^{\circ}\text{C}$                    | _    | _    | 0.56 | W    |
|                         | TDA8002CG                          | $T_{amb} = -25 \text{ to } +85 ^{\circ}\text{C}$                    | _    | _    | 0.46 | W    |
| T <sub>amb</sub>        | operating ambient temperature      |                                                                     | -25  | -    | +85  | °C   |

#### IC card interface TDA8002C

#### **BLOCK DIAGRAM**



#### IC card interface TDA8002C

#### **PINNING**

|                 |              | P            | IN           |            |        |                                                                                                                                                 |  |  |  |
|-----------------|--------------|--------------|--------------|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SYMBOL          | TYPE<br>CT/A | TYPE<br>CT/B | TYPE<br>CT/C | TYPE<br>CG | I/O    | DESCRIPTION                                                                                                                                     |  |  |  |
| XTAL1           | 1            | 1            | 1            | 30         | I      | crystal connection or input for external clock                                                                                                  |  |  |  |
| XTAL2           | 2            | 2            | 2            | 31         | 0      | crystal connection                                                                                                                              |  |  |  |
| I/OUC           | 3            | 3            | 3            | 32         | I/O    | data I/O line to and from microcontroller                                                                                                       |  |  |  |
| AUX1UC          | 4            | 4            | 4            | 1          | I/O    | auxiliary line to and from microcontroller for synchronous applications                                                                         |  |  |  |
| AUX2UC          | 5            | _            | _            | 2          | I/O    | auxiliary line to and from microcontroller for synchronous applications                                                                         |  |  |  |
| CS              | -            | 5            | 5            | 3          | I      | chip select control input for enabling pins I/OUC, AUX1UC, AUX2UC, CLKSEL, CLKDIV1, CLKDIV2, STROBE, CV/TV, CMDVCC, RSTIN, OFF and MODE; note 1 |  |  |  |
| ALARM           | 6            | 6            | 6            | 4          | 0      | open drain PMOS reset output for microcontroller (active HIGH)                                                                                  |  |  |  |
| CLKSEL          | 7            | 7            | 7            | 5          | I      | control input signal for CLK (LOW = XTAL oscillator;<br>HIGH = STROBE input)                                                                    |  |  |  |
| CLKDIV1         | 8            | 8            | 8            | 6          | I      | . ,                                                                                                                                             |  |  |  |
| CLKDIV2         | 9            | 9            | 9            | 7          | I      | control input with CLKDIV1 for choosing CLK frequency                                                                                           |  |  |  |
| STROBE          | 10           | 10           | 10           | 8          | I      | external clock input for synchronous applications                                                                                               |  |  |  |
| CLKOUT          | 11           | 11           | 11           | 9          | 0      | clock output (see Table 1)                                                                                                                      |  |  |  |
| DGND1           | 12           | 12           | 12           | 10         | supply | digital ground 1                                                                                                                                |  |  |  |
| AGND            | 13           | 13           | 13           | 11         | supply | analog ground                                                                                                                                   |  |  |  |
| S2              | 14           | 14           | 14           | 12         | I/O    | capacitance connection for voltage doubler                                                                                                      |  |  |  |
| $V_{DDA}$       | 15           | 15           | 15           | 13         | supply | analog supply voltage                                                                                                                           |  |  |  |
| S1              | 16           | 16           | 16           | 14         | I/O    | capacitance connection for voltage doubler                                                                                                      |  |  |  |
| VUP             | 17           | 17           | 17           | 15         | I/O    | output of voltage doubler (connect to 100 nF)                                                                                                   |  |  |  |
| I/O             | 18           | 18           | 18           | 16         | I/O    | data I/O line to and from card                                                                                                                  |  |  |  |
| AUX2            | 19           | _            | _            | 17         | I/O    | auxiliary I/O line to and from card                                                                                                             |  |  |  |
| PRES            | 20           | 19           | 19           | 18         | I      | card input presence contact (active LOW)                                                                                                        |  |  |  |
| PRES            | _            | 20           | _            | _          | I      | active HIGH card input presence contact                                                                                                         |  |  |  |
| CV/TV           | -            | _            | 20           | 19         | I      | card voltage selection input line (high = 5 V, low = 3 V); note 1                                                                               |  |  |  |
| AUX1            | 21           | 21           | 21           | 20         | I/O    | auxiliary I/O line to and from card                                                                                                             |  |  |  |
| CLK             | 22           | 22           | 22           | 21         | 0      | clock to card output (C3I) (see Table 1)                                                                                                        |  |  |  |
| RST             | 23           | 23           | 23           | 22         | 0      | card reset output (C2I)                                                                                                                         |  |  |  |
| V <sub>CC</sub> | 24           | 24           | 24           | 23         | 0      | supply for card (C1I) (decouple with 100 nF)                                                                                                    |  |  |  |
| CMDVCC          | 25           | 25           | 25           | 24         | I      | start activation sequence input from microcontroller (active LOW)                                                                               |  |  |  |
| RSTIN           | 26           | 26           | 26           | 25         | I      | card reset input from microcontroller                                                                                                           |  |  |  |
| OFF             | 27           | 27           | 27           | 26         | 0      | open-drain NMOS interrupt output to microcontroller (active LOW)                                                                                |  |  |  |

IC card interface TDA8002C

|           |              | P            | IN           |            |        |                                                             |  |
|-----------|--------------|--------------|--------------|------------|--------|-------------------------------------------------------------|--|
| SYMBOL    | TYPE<br>CT/A | TYPE<br>CT/B | TYPE<br>CT/C | TYPE<br>CG | I/O    | DESCRIPTION                                                 |  |
| MODE      | 28           | 28           | 28           | 27         | I      | operating mode selection input (HIGH = normal; LOW = sleep) |  |
| $V_{DDD}$ | _            | _            | _            | 28         | supply | digital supply voltage                                      |  |
| DGND2     | _            | _            | _            | 29         | supply | digital ground 2                                            |  |

#### Note

1. A pull-up resistor of 100 k $\Omega$  connected to  $V_{DD}$  is integrated.





IC card interface TDA8002C





IC card interface TDA8002C

#### **FUNCTIONAL DESCRIPTION**

#### Power supply

The supply pins for the chip are  $V_{DDA}$ ,  $V_{DDD}$ , AGND, DGND1 and DGND2.  $V_{DDA}$  and  $V_{DDD}$  (i.e.  $V_{DD}$ ) should be in the range of 3.0 to 6.5 V. All card contacts remain inactive during power-up or power-down.

On power-up, the logic is reset by an internal signal. The sequencer is not activated until  $V_{DD}$  reaches  $V_{th2} + V_{hys2}$  (see Fig.7). When  $V_{DD}$  falls below  $V_{th2}$ , an automatic deactivation sequence of the contacts is performed.

#### Chip selection

The chip select pin (CS) allows the use of several TDA8002Cs in parallel.

When CS is HIGH, the pins RSTIN,  $\overline{\text{CMDVCC}}$ , MODE,  $\overline{\text{CV/TV}}$ , CLKDIV1, CLKDIV2, CLKSEL and STROBE control the chip, pins I/OUC, AUX1UC and AUX2UC are the copy of I/O, AUX1 and AUX2 when enabled (with integrated 10 k $\Omega$  pull-up resistors connected to V<sub>DD</sub>) and  $\overline{\text{OFF}}$  is enabled.

When CS goes LOW, the levels on pins RSTIN,  $\overline{\text{CMDVCC}}$ , MODE,  $\overline{\text{CV/TV}}$ , CLKDIV1, CLKDIV2 and STROBE are internally latched, I/OUC, AUX1UC and AUX2UC go to high-impedance with respect to I/O, AUX1 and AUX2 (with integrated 10 k $\Omega$  pull-up resistors connected to VDD) and  $\overline{\text{OFF}}$  is high-impedance.

#### Supply voltage supervisor (V<sub>DD</sub>)

This block surveys the  $V_{DD}$  supply. A defined retriggerable pulse of 10 ms minimum ( $t_W$ ) is delivered on the ALARM output during power-up or power-down of  $V_{DD}$  (see Fig.7). This signal is also used for eliminating the spikes on card contacts during power-up or power-down.

When  $V_{DD}$  reaches  $V_{th2} + V_{hys2}$ , an internal delay  $(t_W)$  is started. The ALARM output is active until this delay has expired. When  $V_{DD}$  falls below  $V_{th2}$ , ALARM is activated and a deactivation sequence of the contacts is performed.

#### **Clock circuitry**

The TDA8002C supports both synchronous and asynchronous cards. There are three methods to clock the circuitry:

- Apply a clock signal to pin STROBE
- · Use of an internal RC oscillator
- Use of a quartz oscillator which should be connected between pins XTAL1 and XTAL2 or an external clock applied on XTAL1.

When CLKSEL is HIGH, the clock should be applied to the STROBE pin. When CLKSEL is LOW, the internal oscillators is used.

When an internal clock is used, the clock output is available on pin CLKOUT. The RC oscillator is selected by making CLKDIV1 HIGH and CLKDIV2 LOW. The clock output to the card is available on pin CLK. The frequency of the card clock can be the input frequency divided by 2 or 4, STOP low or 1.25 MHz, depending on the states of CLKDIV1 or CLKDIV2 (see Table 1).

When STROBE is used for entering the clock to a synchronous card, STROBE should remain stable during activation sequence otherwise the first pulse may be omitted.

Do not change CLKSEL during activation. When in low-power (sleep) mode, the internal oscillator frequency which is available on pin CLKOUT is lowered to approximately 16 kHz for power economy purposes.

IC card interface TDA8002C





IC card interface TDA8002C

Table 1 Clock circuitry definition

| MODE               | CLKSEL           | CLKDIV1          | CLKDIV2          | FREQUENCY<br>OF CLK                          | FREQUENCY<br>OF CLKOUT  |
|--------------------|------------------|------------------|------------------|----------------------------------------------|-------------------------|
| HIGH               | LOW              | HIGH             | LOW              | <sup>1</sup> / <sub>2</sub> f <sub>int</sub> | ½f <sub>int</sub>       |
| HIGH               | LOW              | LOW              | LOW              | 1/ <sub>4</sub> f <sub>xtal</sub>            | f <sub>xtal</sub>       |
| HIGH               | LOW              | LOW              | HIGH             | ¹∕₂f <sub>xtal</sub>                         | f <sub>xtal</sub>       |
| HIGH               | LOW              | HIGH             | HIGH             | STOP low                                     | f <sub>xtal</sub>       |
| HIGH               | HIGH             | X <sup>(1)</sup> | X <sup>(1)</sup> | STROBE                                       | f <sub>xtal</sub>       |
| LOW <sup>(2)</sup> | X <sup>(1)</sup> | X <sup>(1)</sup> | X <sup>(1)</sup> | STOP low                                     | 1/2f <sub>int</sub> (3) |

#### **Notes**

- 1. X = don't care.
- 2. In low-power mode.
- 3.  $f_{int} = 32 \text{ kHz in low-power mode.}$

#### I/O circuitry

The three I/O transceivers are identical. The state is HIGH for all I/O pins (i.e. I/O, I/OUC, AUX1, AUX1UC, AUX2 and AUX2UC). Pin I/O is referenced to  $V_{CC}$  and pin I/OUC to  $V_{DD}$ , thus ensuring proper operation in the event that  $V_{CC} \neq V_{DD}$ .

The first side on which a falling edge is detected becomes a master (input). An anti-latch circuitry first disables the detection of the falling edge on the other side, which becomes slave (output).

After a delay time  $t_{\text{d}}$  (between 50 and 400 ns), the logic 0 present on the master side is transferred on the slave side.

When the input is back to HIGH level, a current booster is turned on during the delay  $t_{\rm d}$  on the output side and then both sides are back to their idle state, ready to detect the next logic 0 on any side.

In the event of a conflict, both lines may remain LOW until the software enables the lines to be HIGH. The anti-latch circuitry ensures that the lines do not remain LOW if both sides return HIGH, regardless of the prior conditions. The maximum frequency on the lines is approximately 200 kHz.

When CS is HIGH, I/OUC, AUX1UC and AUX2UC are internally pulled-up to  $V_{DD}$  with 10  $k\Omega$  resistors. When CS is LOW, I/OUC, AUX1UC and AUX2UC are permanently HIGH (with integrated 10  $k\Omega$  pull-up resistors connected to  $V_{DD}$ ).



IC card interface TDA8002C

#### Logic circuitry

After power-up, the circuit has six possible states of operation. Table 1 shows the sequence of these states.

#### **I**DLE MODE

After reset, the circuit enters the idle mode. A minimum number of functions in the circuit are active while waiting for the microcontroller to start a session:

- · All card contacts are inactive
- I/OUC, AUX1UC and AUX2UC are high-impedance
- · Oscillator (XTAL) runs, delivering CLKOUT
- · Voltage supervisor is active.

#### LOW-POWER MODE

When pin MODE goes LOW, the circuit enters the low-power (sleep) mode. As long as pin MODE is LOW no activation is possible.

If pin MODE goes LOW in the active mode, a normal deactivation sequence is performed before entering the low-power mode. When pin MODE goes HIGH, the circuit enters the normal operating mode after a delay of at least 6 ms (96 cycles of CLKOUT). During this time the CLKOUT remains at 16 kHz.

- · All card contacts are inactive
- · Oscillator (XTAL) does not operate
- The V<sub>DD</sub> supervisor, ALARM output, card presence detection and OFF output remain functional
- Internal oscillator is slowed to 32 kHz, CLKOUT providing 16 kHz on CLKOUT.

#### **ACTIVE MODE**

When the activation sequence is completed, the TDA8002C will be in the active mode. Data is exchanged between the card and the microcontroller via the I/O lines.

#### State diagram



1999 Feb 24

IC card interface TDA8002C

#### **ACTIVATION SEQUENCE**

From Idle mode, the circuit enters the activation mode when the microcontroller sets the  $\overline{\text{CMDVCC}}$  line LOW or sets the MODE line HIGH when the  $\overline{\text{CMDVCC}}$  line is already LOW. The internal circuitry is then activated, the internal clock is activated and an activation sequence is executed. When RST is enabled it becomes the inverse of RSTIN.

Figures 10 to 12 illustrate the activation sequence as described below:

- 1. Step-up converter is started  $(t_1 \approx t_0)$
- 2.  $V_{CC}$  rises from 0 to  $\frac{3 \text{ or } 5 \text{ V}}{CV/TV}$  ( $t_2 = t_1 + 1\frac{1}{2}T$ ) (according to the state on pin  $\frac{CV/TV}{CV}$ )
- 3. I/O, AUX1 and AUX2 are enabled and CLK is enabled  $(t_3 = t_1 + 4T)$ ; (I/O, AUX1 and AUX2 were forced LOW until this time)
- 4. CLK is set by setting RSTIN to HIGH (t<sub>4</sub>)
- 5. RST is enabled ( $t_5 = t_1 + 7T$ ); after  $t_5$ , RSTIN has no further action on CLK, but is only controlling RST.

The value of  $V_{CC}$  (5 or 3 V) must be selected by the level on pin  $\overline{CV/TV}$  before the activation sequence.



IC card interface TDA8002C





IC card interface TDA8002C

#### **DEACTIVATION SEQUENCE**

When a session is completed, the microcontroller sets the  $\overline{\text{CMDVCC}}$  line to HIGH state or MODE line to LOW state. The circuit then executes an automatic deactivation sequence by counting the sequencer down and thus end in the Idle mode.

Figures 13 and 14 illustrate the deactivation sequence as described below:

- 1. RST goes LOW  $(t_{11} \approx t_{10})$
- 2. CLK is stopped  $(t_{12} = t_{11} + \frac{1}{2}T)$
- 3. I/O, AUX1 and AUX2 fall to zero  $(t_{13} = t_{11} + T)$
- 4.  $V_{CC}$  falls to zero ( $t_{14} = t_{11} + 1\frac{1}{2}T$ ); a special circuit ensures that I/O remains below  $V_{CC}$  during the falling slope of  $V_{CC}$
- 5. VUP falls  $(t_{15} = t_{11} + 5T)$ .



IC card interface TDA8002C

#### **Fault detection**

The following fault conditions are monitored by the circuit:

- Short-circuit or high current on V<sub>CC</sub>
- · Removing card during transaction
- V<sub>DD</sub> dropping
- · Overheating.

When one or more of these faults are detected, the circuit pulls the interrupt line  $\overline{\mathsf{OFF}}$  to its active LOW state and a deactivation sequence is initiated. In the event that the card is present the interrupt line  $\overline{\mathsf{OFF}}$  is set to HIGH state when the microcontroller has reset the  $\overline{\mathsf{CMDVCC}}$  line HIGH (after completion of the deactivation sequence). In the event that the card is not present  $\overline{\mathsf{OFF}}$  remains LOW.



IC card interface TDA8002C

#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134); note 1.

| SYMBOL               | PARAMETER                                                                                                                                                      | CONDITIONS                                       | MIN. | MAX. | UNIT |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|------|------|
| V <sub>DDD</sub>     | digital supply voltage                                                                                                                                         |                                                  | -0.3 | +6.5 | V    |
| $V_{DDA}$            | analog supply voltage                                                                                                                                          |                                                  | -0.3 | +6.5 | V    |
| Vcc                  | card supply voltage pins;<br>XTAL1, XTAL2, ALARM, CS, MODE,<br>RSTIN, CLKSEL, AUX2UC,<br>AUX1UC, CLKDIV1, CLKDIV2,<br>CLKOUT, STROBE, CMDVCC,<br>CV/TV and OFF |                                                  | -0.3 | +6.5 | V    |
| V <sub>i(card)</sub> | input voltage on card contact pins; I/O, AUX2, PRES, PRES, AUX1, CLK, RST and V <sub>CC</sub>                                                                  |                                                  | -0.3 | +6.5 | V    |
| Ves                  | electrostatic handling<br>on pins I/O, AUX2, PRES, PRES,<br>AUX1, CLK, RST and V <sub>CC</sub>                                                                 |                                                  | -6   | +6   | kV   |
|                      | on all other pins                                                                                                                                              |                                                  | -2   | +2   | kV   |
| T <sub>stg</sub>     | storage temperature                                                                                                                                            |                                                  | -55  | +125 | °C   |
| P <sub>tot</sub>     | continuous total power dissipation                                                                                                                             |                                                  |      |      |      |
|                      | TDA8002CT/x                                                                                                                                                    | $T_{amb} = -25 \text{ to } +85 ^{\circ}\text{C}$ | _    | 0.56 | W    |
|                      | TDA8002CG                                                                                                                                                      | $T_{amb} = -25 \text{ to } +85 ^{\circ}\text{C}$ | _    | 0.46 | W    |
| T <sub>amb</sub>     | operating ambient temperature                                                                                                                                  |                                                  | -25  | +85  | °C   |
| Tj                   | junction temperature                                                                                                                                           |                                                  | _    | 150  | °C   |

#### Note

#### **HANDLING**

Every pin withstands the ESD test according to MIL-STD-883C class 3 for card contacts, class 2 for the remaining. Method 3015 (HBM 1500  $\Omega$ , 100 pF) 3 positive pulses and 3 negative pulses on each pin referenced to ground.

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air |       |      |
|                      | SOT136-1                                    |             | 70    | K/W  |
|                      | SOT401-1                                    |             | 91    | K/W  |

<sup>1.</sup> Stress beyond these levels may cause permanent damage to the device. This is a stress rating only and functional operation of the device under this condition is not implied.

IC card interface TDA8002C

#### **CHARACTERISTICS**

 $V_{DD}$  = 3.3 V;  $T_{amb}$  = 25  $^{\circ}C;$   $f_{xtal}$  = 10 MHz; unless otherwise specified.

| SYMBOL                  | PARAMETER                                                   | CONDITIONS                                                             | MIN. | TYP. | MAX. | UNIT |
|-------------------------|-------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|------|
| Supplies                | •                                                           |                                                                        | -1   |      |      | 1    |
| $V_{DD}$                | supply voltage                                              |                                                                        | 3    | _    | 6.5  | V    |
| I <sub>DD(Ip)</sub>     | supply current                                              | low power mode                                                         | _    | _    | 150  | μΑ   |
| I <sub>DD(idle)</sub>   | supply current                                              | Idle mode; f <sub>CLKOUT</sub> = 10 MHz                                | _    | _    | 5    | mA   |
| I <sub>DD(active)</sub> | supply current                                              | active mode; $V_{CC(O)} = 5 \text{ V}$ ; $f_{CLKOUT} = 10 \text{ MHz}$ |      |      |      |      |
|                         |                                                             | $f_{CLK} = LOW; I_{CC} = 100 \text{ mA}$                               | _    | _    | 8    | mA   |
|                         |                                                             | $f_{CLK} = 5 \text{ MHz}; I_{CC} = 10 \text{ mA}$                      | _    | _    | 50   | mA   |
|                         |                                                             | $f_{CLK} = 5 \text{ MHz}; I_{CC} = 55 \text{ mA}$                      | _    | _    | 140  | mA   |
|                         |                                                             | active mode; $V_{CC(O)} = 3 \text{ V}$ ; $f_{CLKOUT} = 10 \text{ MHz}$ |      |      |      |      |
|                         |                                                             | $f_{CLK} = LOW; I_{CC} = 100 \text{ mA}$                               | _    | _    | 8    | mA   |
|                         |                                                             | $f_{CLK} = 5 \text{ MHz}; I_{CC} = 10 \text{ mA}$                      | _    | _    | 50   | mA   |
|                         |                                                             | $f_{CLK} = 5 \text{ MHz}; I_{CC} = 55 \text{ mA}$                      | _    | _    | 140  | mA   |
| $V_{th2}$               | threshold voltage on V <sub>DD</sub> for voltage supervisor | falling                                                                | 2.2  | _    | 2.4  | V    |
| V <sub>hys2</sub>       | hysteresis on V <sub>th2</sub>                              |                                                                        | 50   | 100  | 150  | mV   |
| Card suppl              | у                                                           |                                                                        |      |      |      |      |
| V <sub>CC(O)</sub>      | output voltage                                              | idle mode                                                              | _    | _    | 0.3  | V    |
|                         |                                                             | active mode                                                            |      |      |      |      |
|                         |                                                             | V <sub>CC</sub> = 5 V; I <sub>CC</sub> < 55 mA;<br>DC load             | 4.6  | _    | 5.4  | V    |
|                         |                                                             | I <sub>CC</sub> = 40 nAs; AC load                                      | 4.6  | _    | 5.4  | V    |
|                         |                                                             | V <sub>CC</sub> = 3 V; I <sub>CC</sub> < 55 mA;<br>DC load             | 2.76 | _    | 3.24 | V    |
|                         |                                                             | I <sub>CC</sub> = 24 nAs; AC load                                      | 2.76 | _    | 3.24 | V    |
| I <sub>CC(O)</sub>      | output current                                              | V <sub>CC(O)</sub> = from 0 to 5 or 3 V                                | _    | _    | 55   | mA   |
|                         |                                                             | V <sub>CC</sub> short-circuited to ground                              | _    | 200  | _    | mA   |
| SR                      | slew rate                                                   | rising or falling slope                                                | 0.10 | 0.15 | 0.20 | V/μs |
| Crystal con             | nections (XTAL1 and XTAL2)                                  |                                                                        |      |      |      |      |
| C <sub>ext</sub>        | external capacitors                                         | note 1                                                                 | _    | 15   | _    | pF   |
| f <sub>xtal</sub>       | resonance frequency                                         | note 2                                                                 | 2    | _    | 24   | MHz  |

IC card interface TDA8002C

| SYMBOL                          | PARAMETER                                                                     | CONDITIONS                                | MIN.                      | TYP.                  | MAX.                  | UNIT  |
|---------------------------------|-------------------------------------------------------------------------------|-------------------------------------------|---------------------------|-----------------------|-----------------------|-------|
| Data lines                      |                                                                               |                                           |                           | •                     | •                     |       |
| GENERAL                         |                                                                               |                                           |                           |                       |                       |       |
| t <sub>d(edge)</sub>            | delay between falling edge<br>of I/O, AUX1, AUX2, I/OUC,<br>AUX1UC and AUX2UC |                                           | -                         | _                     | 1                     | μs    |
| t <sub>r</sub> , t <sub>f</sub> | rise and fall times                                                           | $C_i = C_o = 30 \text{ pF}$               | _                         | _                     | 0.5                   | μs    |
| f <sub>I/O(max)</sub>           | maximum frequency on data lines                                               |                                           | _                         | _                     | 200                   | kHz   |
| DATA LINES I                    | /O, AUX1 AND AUX2 (WITH 10 k                                                  | $\Omega$ PULL-UP RESISTOR CONNEC          | CTED TO V <sub>CC</sub> ) |                       |                       |       |
| Vo                              | output voltage                                                                | inactive modes                            | 0                         | _                     | 0.3                   | ٧     |
| V <sub>OH</sub>                 | HIGH-level output voltage on data lines                                       | I <sub>OH</sub> = -20 μA                  | 0.8V <sub>CC</sub>        | _                     | V <sub>CC</sub>       | V     |
| V <sub>OL</sub>                 | LOW-level output voltage on data lines                                        | I <sub>I/O</sub> = 1 mA                   | _                         | _                     | 0.4                   | V     |
| V <sub>IH</sub>                 | HIGH-level input voltage on data lines                                        |                                           | 0.6V <sub>CC</sub>        | _                     | V <sub>CC</sub>       | V     |
| V <sub>IL</sub>                 | LOW-level input voltage on data lines                                         |                                           | 0                         | _                     | 0.5                   | V     |
| V <sub>idle</sub>               | voltage on data lines outside a session                                       |                                           | _                         | _                     | 0.4                   | V     |
| R <sub>pu</sub>                 | internal pull-up resistance between data lines and V <sub>CC</sub>            |                                           | 8                         | 10                    | 12                    | kΩ    |
| l <sub>edge</sub>               | current from data lines when active pull-up is active                         |                                           |                           | 1                     | _                     | mA    |
| I <sub>IL</sub>                 | LOW-level input current on data lines                                         | V <sub>IL</sub> = 0.4 V                   | _                         | _                     | -600                  | μΑ    |
| l <sub>IH</sub>                 | HIGH-level input current on data lines                                        | V <sub>IH</sub> = V <sub>CC</sub>         | _                         | _                     | 10                    | μΑ    |
|                                 | /OUC, AUX1UC AND AUX2UC IN CS IS LOW)                                         | (WITH $20~\text{k}\Omega$ PULL-UP RESISTO | OR CONNECTED              | то V <sub>CC</sub> wн | EN CS IS HIG          | H AND |
| V <sub>OH</sub>                 | HIGH-level output voltage on data lines                                       | I <sub>OH</sub> = -20 μA                  | V <sub>DD</sub> – 1       | _                     | V <sub>DD</sub> + 0.2 | V     |
| V <sub>OL</sub>                 | LOW-level output voltage on data lines                                        | I <sub>I/OUC</sub> = 1 mA                 | -                         | _                     | 0.4                   | V     |
| V <sub>IH</sub>                 | HIGH-level input voltage on data lines                                        |                                           | 0.7V <sub>DD</sub>        | -                     | V <sub>DD</sub>       | V     |
| V <sub>IL</sub>                 | LOW-level input voltage on data lines                                         |                                           | 0                         | -                     | 0.3V <sub>DD</sub>    | V     |
| Z <sub>idle</sub>               | impedance on data lines outside a session                                     |                                           | 10                        | _                     | _                     | ΜΩ    |
| ALARM and                       | d OFF when connected (open                                                    | -drain outputs)                           |                           |                       |                       |       |
| I <sub>OH(OFF)</sub>            | HIGH-level output current on pin OFF                                          | V <sub>OH(OFF)</sub> = 5 V                | _                         | -                     | 5                     | μΑ    |

IC card interface TDA8002C

| SYMBOL                          | PARAMETER                              | CONDITIONS                            | MIN.                  | TYP. | MAX.               | UNIT |
|---------------------------------|----------------------------------------|---------------------------------------|-----------------------|------|--------------------|------|
| V <sub>OL(OFF)</sub>            | LOW-level output voltage on pin OFF    | I <sub>OL(OFF)</sub> = 2 mA           | _                     | _    | 0.4                | V    |
| I <sub>OL(ALARM)</sub>          | LOW-level output current on pin ALARM  | V <sub>OL(ALARM)</sub> = 0 V          | _                     | _    | -5                 | μΑ   |
| V <sub>OH(ALARM)</sub>          | HIGH-level output voltage on pin ALARM | $I_{OH(ALARM)} = -2 \text{ mA}$       | V <sub>DD</sub> – 1   | _    | _                  | V    |
| t <sub>W</sub>                  | ALARM pulse width                      |                                       | 6                     | _    | 20                 | ms   |
| Clock outpu                     | ut (CLKOUT; powered from V             | DD)                                   | ·                     |      |                    |      |
| f <sub>CLKOUT</sub>             | frequency on CLKOUT                    |                                       | 0                     | _    | 20                 | MHz  |
|                                 |                                        | low power                             | _                     | 16   | _                  | kHz  |
| V <sub>OL</sub>                 | LOW-level output voltage               | I <sub>OL</sub> = 1 mA                | 0                     | _    | 0.5                | V    |
| V <sub>OH</sub>                 | HIGH-level output voltage              | I <sub>OH</sub> = −1 mA               | V <sub>DD</sub> - 0.5 | _    | _                  | V    |
| t <sub>r</sub> , t <sub>f</sub> | rise and fall times                    | C <sub>L</sub> = 15 pF; notes 3 and 4 | _                     | _    | 8                  | ns   |
| δ                               | duty factor                            | C <sub>L</sub> = 15 pF; notes 3 and 4 | 40                    | _    | 60                 | %    |
| Internal osc                    | illator                                |                                       | •                     |      | •                  |      |
| f <sub>int</sub>                | frequency of internal                  | active mode                           | 2                     | 2.5  | 3                  | MHz  |
|                                 | oscillator                             | sleep mode                            | _                     | 32   | _                  | kHz  |
| Card reset of                   | output (RST)                           | ,                                     |                       |      | -1                 |      |
| V <sub>O(inact)</sub>           | output voltage                         | inactive modes                        | 0                     | _    | 0.3                | V    |
| t <sub>d(RST)</sub>             | delay between RSTIN and RST            | RST enabled                           | _                     | _    | 100                | ns   |
| V <sub>OL</sub>                 | LOW-level output voltage               | I <sub>OL</sub> = 200 μA              | 0                     | _    | 0.3                | V    |
| V <sub>OH</sub>                 | HIGH-level output voltage              | I <sub>OH</sub> = -200 μA             | V <sub>CC</sub> - 0.5 | _    | V <sub>CC</sub>    | V    |
| t <sub>r</sub> , t <sub>f</sub> | rise and fall times                    | C <sub>L</sub> = 30 pF                | _                     | _    | 0.5                | ns   |
| Card clock                      | output (CLK)                           |                                       | <b>'</b>              | •    |                    |      |
| V <sub>O(inact)</sub>           | output voltage                         | inactive modes                        | 0                     | _    | 0.3                | V    |
| V <sub>OL</sub>                 | LOW-level output voltage               | I <sub>OL</sub> = 200 μA              | 0                     | _    | 0.3                | V    |
| V <sub>OH</sub>                 | HIGH-level output voltage              | I <sub>OH</sub> = -50 μA              | V <sub>CC</sub> - 0.5 | _    | V <sub>CC</sub>    | V    |
| t <sub>r</sub> , t <sub>f</sub> | rise and fall times                    | C <sub>L</sub> = 30 pF; note 3        | _                     | _    | 8                  | ns   |
| δ                               | duty factor                            | C <sub>L</sub> = 30 pF; note 3        | 45                    | _    | 55                 | %    |
| SR                              | slew rate (rise and fall)              |                                       | 0.2                   | _    | _                  | V/ns |
| Strobe inpu                     | t (STROBE)                             |                                       | <u>'</u>              |      | '                  |      |
| f <sub>STROBE</sub>             | frequency on STROBE                    |                                       | 0                     | _    | 10                 | MHz  |
| V <sub>IL</sub>                 | LOW-level input voltage                |                                       | 0                     | _    | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>                 | HIGH-level input voltage               |                                       | 0.7V <sub>DD</sub>    | _    | V <sub>DD</sub>    | V    |
|                                 | s (CLKSEL, CLKDIV1, CLKDI              | V2, MODE, CMDVCC and RS               |                       | ı    | -1                 | 1    |
| V <sub>IL</sub>                 | LOW-level input voltage                |                                       | 0                     | _    | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>                 | HIGH-level input voltage               |                                       | 0.7V <sub>DD</sub>    | _    | V <sub>DD</sub>    | V    |

#### IC card interface TDA8002C

| SYMBOL                | PARAMETER                                       | CONDITIONS                                                        | MIN.               | TYP.                    | MAX.               | UNIT |
|-----------------------|-------------------------------------------------|-------------------------------------------------------------------|--------------------|-------------------------|--------------------|------|
| LOGIC INPUTS          | S (CV/TV AND CS) (INTEGRATED                    | $0.10~\mathrm{k}\Omega$ PULL-UP RESISTOR COI                      | NNECTED TO V       | <sub>DD</sub> ); note 5 | !                  |      |
| V <sub>IL</sub>       | LOW-level input voltage                         |                                                                   | 0                  | _                       | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>       | HIGH-level input voltage                        |                                                                   | 0.7V <sub>DD</sub> | _                       | V <sub>DD</sub>    | V    |
| Logic input           | s PRES and PRES; note 5                         |                                                                   | •                  |                         | •                  | •    |
| V <sub>IL</sub>       | LOW-level input voltage                         |                                                                   | 0                  | _                       | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub>       | HIGH-level input voltage                        |                                                                   | 0.7V <sub>DD</sub> | _                       | V <sub>DD</sub>    | V    |
| I <sub>IL(PRES)</sub> | LOW-level input current on pin PRES             | V <sub>OL</sub> = 0 V                                             | _                  | _                       | -10                | μΑ   |
| I <sub>IH(PRES)</sub> | HIGH-level input current on pin PRES            |                                                                   | _                  | _                       | 10                 | μА   |
| Protections           |                                                 | 1                                                                 | - '                | -1                      | •                  |      |
| T <sub>sd</sub>       | shut-down local temperature                     |                                                                   | _                  | 135                     | -                  | °C   |
| I <sub>CC(sd)</sub>   | shut-down current at V <sub>CC</sub>            |                                                                   | _                  | _                       | 90                 | mA   |
| Timing                | •                                               |                                                                   | <u>'</u>           | <u>'</u>                | •                  | !    |
| t <sub>act</sub>      | activation sequence duration                    | guaranteed by design;<br>see Fig.12                               | _                  | 180                     | 220                | μs   |
| t <sub>de</sub>       | deactivation sequence duration                  | guaranteed by design;<br>see Fig.14                               | 50                 | 70                      | 90                 | μs   |
| t <sub>3</sub>        | start of the window for sending CLK to the card | see Figs 10 and 11                                                | _                  | -                       | 130                | μs   |
| t <sub>5</sub>        | end of the window for sending CLK to the card   | see Fig.11                                                        | 150                | -                       | -                  | μs   |
| t <sub>IS</sub>       | time from input to select                       |                                                                   | 100                | _                       | _                  | ns   |
| t <sub>SI</sub>       | time from select to input                       |                                                                   | 1000               | _                       | _                  | ns   |
| $t_{\text{ID}}$       | time from input to deselect                     |                                                                   | 1000               | _                       | _                  | ns   |
| $t_{DI}$              | time from deselect to input                     |                                                                   | 100                | _                       | _                  | ns   |
| $t_{SL}$              | time from select to low impedance               |                                                                   | _                  | _                       | 40                 | ns   |
| t <sub>DZ</sub>       | time from deselect to high impedance            | pull-up resistor at pin $\overline{\text{OFF}}$ = 10 kΩ; 1 device | -                  | _                       | 6                  | ns   |
|                       |                                                 | 2 devices in parallel                                             | _                  | _                       | 3                  | ns   |
| t <sub>r(max)</sub>   | maximum rise time on pin CS                     |                                                                   | _                  | _                       | 100                | ns   |
| t <sub>f(max)</sub>   | maximum fall time on pin                        |                                                                   | _                  | -                       | 100                | ns   |

IC card interface TDA8002C

#### **Notes**

1. It may be necessary to connect capacitors from XTAL1 and XTAL2 to ground depending on the choice of crystal or resonator.

- 2. When the oscillator is stopped in mode 1, XTAL1 is set to HIGH.
- 3. The transition time and duty cycle definitions are shown in Fig.15;  $\delta = \frac{t_1}{t_1 + t_2}$
- 4. CLKOUT transition time and duty cycle do not need to be tested.
- 5. PRES and CMDVCC are active LOW; RSTIN, PRES and CS are active HIGH.



# **APPLICATION INFORMATION**



TDA8002C should be placed as close as possible to the card reader.

- (1) Contact normally open.
- (2) C3 close to pin V<sub>CC</sub> of TDA8002C.
- (3) C4 close to C1 contact of card reader.
- (4) C5 close to VUP pin of TDA8002C
- (5) C6 as close as possible to pins S1 and S2.

CLK line may be shielded with respect to other lines.

Decoupling capacitors C7 and C8 may be placed as close as possible to pin V<sub>DDA</sub>.

A good ground plane is recommended.

Fig.16 Application diagram (for more details, see "Application note AN98054").

22

Product specification

 $\overline{C}$ 

card interface

(4) C5 close to VUP pin of TDA8002C.

(5) C6 as close as possible to pins S1 and S2.

TDA8002C



CLK line may be shielded with respect to other lines.

Decoupling capacitors C7, C8 and C9 may be placed as close as possible to pin  $V_{DDA}$  and  $V_{DDD}$ .

A good ground plane is recommended.

Fig.17 Application diagram (for more details, see "Application note AN98054").

IC card interface TDA8002C

#### **PACKAGE OUTLINES**

SO28: plastic small outline package; 28 leads; body width 7.5 mm

SOT136-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp             | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp             | Q              | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25           | 0.49<br>0.36   | 0.32<br>0.23   | 18.1<br>17.7     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0     | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01           | 0.019<br>0.014 | 0.013<br>0.009 | 0.71<br>0.69     | 0.30<br>0.29     | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | REFER    | EUROPEAN | ISSUE DATE |            |                                  |  |
|----------|--------|----------|----------|------------|------------|----------------------------------|--|
| VERSION  | IEC    | JEDEC    | EIAJ     |            | PROJECTION | ISSUE DATE                       |  |
| SOT136-1 | 075E06 | MS-013AE |          |            |            | <del>-95-01-24</del><br>97-05-22 |  |

1999 Feb 24 24

#### IC card interface TDA8002C

#### LQFP32: plastic low profile quad flat package; 32 leads; body 5 x 5 x 1.4 mm

#### SOT401-1



#### **DIMENSIONS** (mm are the original dimensions)

|      | •         |                |                |      |              | ,            |                  |                  |     |                |              |     |              |     |      |     |                               |                               |          |
|------|-----------|----------------|----------------|------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|-----|------|-----|-------------------------------|-------------------------------|----------|
| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bp           | C            | D <sup>(1)</sup> | E <sup>(1)</sup> | е   | H <sub>D</sub> | HE           | L   | Lp           | >   | w    | у   | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ        |
| mm   | 1.60      | 0.15<br>0.05   | 1.5<br>1.3     | 0.25 | 0.27<br>0.17 | 0.18<br>0.12 | 5.1<br>4.9       | 5.1<br>4.9       | 0.5 | 7.15<br>6.85   | 7.15<br>6.85 | 1.0 | 0.75<br>0.45 | 0.2 | 0.12 | 0.1 | 0.95<br>0.55                  | 0.95<br>0.55                  | 7°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|-------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
| SOT401-1 |     |       |          |            |            | <del>95-12-19</del><br>97-08-04 |  |

1999 Feb 24 25

IC card interface TDA8002C

#### **SOLDERING**

#### Introduction

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "Data Handbook IC26; Integrated Circuit Packages" (document order number 9398 652 90011).

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mount components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

#### Through-hole mount packages

SOLDERING BY DIPPING OR BY SOLDER WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joints for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg(max)}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### MANUAL SOLDERING

Apply the soldering iron (24 V or less) to the lead(s) of the package, either below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

#### Surface mount packages

#### **REFLOW SOLDERING**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

#### WAVE SOLDERING

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

 For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### MANUAL SOLDERING

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300\ ^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^{\circ}$ C.

IC card interface TDA8002C

#### Suitability of IC packages for wave, reflow and dipping soldering methods

| MOUNTING           | PACKAGE                   | SOLDERING METHOD                  |                       |          |  |  |  |
|--------------------|---------------------------|-----------------------------------|-----------------------|----------|--|--|--|
| WOONTING           | PACKAGE                   | WAVE                              | REFLOW <sup>(1)</sup> | DIPPING  |  |  |  |
| Through-hole mount | DBS, DIP, HDIP, SDIP, SIL | suitable <sup>(2)</sup>           | _                     | suitable |  |  |  |
| Surface mount      | HLQFP, HSQFP, HSOP, SMS   | not suitable <sup>(3)</sup>       | suitable              | _        |  |  |  |
|                    | PLCC <sup>(4)</sup> , SO  | suitable                          | suitable              | _        |  |  |  |
|                    | LQFP, QFP, TQFP           | not recommended <sup>(4)(5)</sup> | suitable              | _        |  |  |  |
|                    | SQFP                      | not suitable                      | suitable              | _        |  |  |  |
|                    | SSOP, TSSOP, VSO          | not recommended <sup>(6)</sup>    | suitable              | _        |  |  |  |

#### **Notes**

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. For SDIP packages, the longitudinal axis must be parallel to the transport direction of the printed-circuit board.
- 3. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 4. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- Wave soldering is only suitable for LQFP, QFP and TQFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### Application information

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

1999 Feb 24 27

#### Philips Semiconductors – a worldwide company

Argentina: see South America

Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,

Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Austria: Computerstr 6 A-1101 WIEN P.O. Box 213 Tel. +43 1 60 101 1248, Fax. +43 1 60 101 1210

Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6,

220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773

Belgium: see The Netherlands Brazil: see South America

Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor,

51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102

Canada: PHILIPS SEMICONDUCTORS/COMPONENTS,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

China/Hong Kong: 501 Hong Kong Industrial Technology Centre,

72 Tat Chee Avenue, Kowloon Tong, HONG KONG,

Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America

Czech Republic: see Austria

Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V,

Tel. +45 33 29 3333, Fax. +45 33 29 3905 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920

France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex,

Tel. +33 1 4099 6161, Fax. +33 1 4099 6427

Germany: Hammerbrookstraße 69, D-20097 HAMBURG,

Tel. +49 40 2353 60, Fax. +49 40 2353 6300

Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS,

Tel. +30 1 489 4339/4239, Fax. +30 1 481 4240

Hungary: see Austria

India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025,

Tel. +91 22 493 8541, Fax. +91 22 493 0966

Indonesia: PT Philips Development Corporation, Semiconductors Division,

Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080

Ireland: Newstead, Clonskeagh, DUBLIN 14 Tel. +353 1 7640 000, Fax. +353 1 7640 200

Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007

Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557

Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5077

Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL,

Tel. +82 2 709 1412, Fax. +82 2 709 1415

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR,

Tel. +60 3 750 5214, Fax. +60 3 757 4880

Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905,

Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB,

Tel. +31 40 27 82785, Fax. +31 40 27 88399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341

Pakistan: see Singapore

Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474

Poland: UI. Lukiska 10, PL 04-123 WARSZAWA, Tel. +48 22 612 2831, Fax. +48 22 612 2327

Portugal: see Spain Romania: see Italy

Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW,

Tel. +7 095 755 6918, Fax. +7 095 755 6919

Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762,

Tel. +65 350 2538, Fax. +65 251 6500

Slovakia: see Austria Slovenia: see Italy

South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000,

Tel. +27 11 470 5911, Fax. +27 11 470 5494 South America: Al. Vicente Pinzon, 173, 6th floor,

04547-130 SÃO PAULO, SP, Brazil, Tel. +55 11 821 2333, Fax. +55 11 821 2382

Spain: Balmes 22, 08007 BARCELONA Tel. +34 93 301 6312, Fax. +34 93 301 4107

Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM,

Tel. +46 8 5985 2000, Fax. +46 8 5985 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH,

Tel. +41 1 488 2741 Fax. +41 1 488 3263 Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1,

TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260,

Tel. +66 2 745 4090, Fax. +66 2 398 0793

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL,

Tel. +90 212 279 2770. Fax. +90 212 282 6707

Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7,

252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461

United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421

United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. +1 800 234 7381, Fax. +1 800 943 0087

Uruguay: see South America Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD,

Tel. +381 11 62 5344, Fax.+381 11 63 5777

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1999

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands 545004/750/02/pp28

Date of release: 1999 Feb 24

Document order number: 9397 750 05334

Let's make things better.

Internet: http://www.semiconductors.philips.com







SCA62