National Semiconductor

# TP3070, TP3071, TP3070-X **COMBO® II Programmable PCM CODEC/Filter**

## **General Description**

The TP3070 and TP3071 are second-generation combined PCM CODEC and Filter devices optimized for digital switching applications on subscriber line and trunk cards. Using advanced switched capacitor techniques, COMBO II combines transmit bandpass and receive lowpass channel filters with a companding PCM encoder and decoder. The devices are A-law and  $\mu$ -law selectable and employ a conventional serial PCM interface capable of being clocked up to 4.096 MHz. A number of programmable functions may be controlled via a serial control port.

Channel gains are programmable over a 25.4 dB range in each direction, and a programmable filter is included to enable Hybrid Balancing to be adjusted to suit a wide range of loop impedance conditions. Both transformer and active SLIC interface circuits with real or complex termination impedances can be balanced by this filter, with cancellation in excess of 30 dB being readily achievable when measured across the passband against standard test termination networks.

To enable COMBO II to interface to the SLIC control leads, a number of programmable latches are included; each may be configured as either an input or an output. The TP3070 provides 6 latches and the TP3071 5 latches. See also AN-614, COMBO II application guide.



- Complete CODEC and FILTER system including: - Transmit and receive PCM channel filters μ-law or A-law companding encoder and decoder
- Receive power amplifier drives  $300\Omega$ - 4.096 MHz serial PCM data (max)
- Programmable Functions:
- Transmit gain: 25.4 dB range, 0.1 dB steps
- Receive gain: 25.4 dB range, 0.1 dB steps
- Hybrid balance cancellation filter
- Time-slot assignment; up to 64 slots/frame
- \_ 2 port assignment (TP3070)
- 6 interface latches (TP3070)
- A or μ-law
- Analog loopback
- Digital loopback
- Direct interface to solid-state SLICs
- Simplifies transformer SLIC; single winding secondary
- Standard serial control interface
- 80 mW operating power (typ)
- 1.5 mW standby power (typ)
- Designed for CCITT and LSSGR applications
- TTL and CMOS compatible digital interfaces
- Extended temperature versions available for -40°C to +85°C (TP3070V-X) **Block Diagram** ΑZ ENCODER TX REGISTER DIGITA LOOPBAC HYBRID BALANCE FILTER /REI TIME-SLOT ANALOG LOOPBACK RX REGISTER DECODER VEnt

CONTROL REGISTER

V<sub>BB</sub>

GNE **FIGURE 1** COMBO® and TRI-STATE® are registered trademarks of National Semiconductor Corporation

INTERFACE LATCHES

© 1995 National Semiconductor Corporation TL/H/8635 RRD-B30M115/Printed in U. S. A.

TL/H/8635-1

TP3070, TP3071, TP3070-X COMBO II Programmable PCM CODEC/Filter

April 1994



TL/H/8635-2

## Pin Descriptions (Continued)

Pin

- Description
- Each Interface Latch I/O pin may be individually programmed as an input or an output determined by the state of the corresponding bit in the Latch Direction Register (LDR). For pins configured as inputs, the logic state sensed on each input is latched into the Interface Latch Register (ILR) whenever control data is written to COMBO II, while  $\overline{CS}$  is low, and the information is shifted out on the CO (or CI/O) pin. When configured as outputs, control data written into the ILR appears at the corresponding IL pins.
- MR This logic input must be pulled low for normal operation of COMBO II. When pulled momentarily high (at least 1 µsec.), all programmable registers in the device are reset to the states specified under "Power-On Initialization".
- NC No Connection. Do not connect to this pin. Do not route traces through this pin.

## **Functional Description**

### **POWER-ON INITIALIZATION**

When power is first applied, power-on reset circuitry initializes the COMBO II and puts it into the power-down state. The gain control registers for the transmit and receive gain sections are programmed to OFF (00000000), the hybrid balance circuit is turned off, the power amp is disabled and the device is in the non-delayed timing mode. The Latch Direction Register (LDR) is pre-set with all IL pins programmed as inputs, placing the SLIC interface pins in a high impedance state. The CI/O pin is set as an input reday for the first control byte of the initialization sequence. Other initial states in the Control Register are indicated in Section 2.0.

A reset to these same initial conditions may also be forced by driving the MR pin momentarily high. This may be done either when powered-up or down. For normal operation this pin must be pulled low. If not used, MR should be hardwired to ground.

The desired modes for all programmable functions may be initialized via the control port prior to a Power-up command.

#### POWER-DOWN STATE

Following a period of activity in the powerd-up state the power-down state may be re-entered by writing any of the control instructions into the serial control port with the "P" bit set to "1" as indicated in Table I. It is recommended that the chip be powered down before writing any additional instructions. In the power-down state, all non-essential circuitry is de-activated and the  $D_X0$  (and  $D_X1$ ) outputs are in the high impedance TRI-STATE condition.

The coefficients stored in the Hybrid Balance circuit and the Gain Control registers, the data in the LDR and ILR, and all control bits remain unchanged in the power-down state unless changed by writing new data via the serial control port, which remains active. The outputs of the Interface Latches also remain active, maintaining the ability to monitor and control the SLIC.

### TRANSMIT FILTER AND ENCODER

The Transmit section input, VF<sub>X</sub>I, is a high impedance summing input which is used as the differencing point for the internal hybrid balance cancellation signal. No external components are necessary to set the gain. Following this circuit is a programmable gain/attenuation amplifier which is controlled by the contents of the Transmit Gain Register

(see Programmable Functions section). An active pre-filter then precedes the 3rd order high-pass and 5th order low-pass switched capacitor filters. The A/D converter has a compressing characteristic according to the standard CCITT A or  $\mu$ 255 coding laws, which must be selected by a control instruction during initialization (see Tables I and II). A precision on-chip voltage reference ensures accurate and highly stable transmission levels. Any offset voltage arising in the gain-set amplifier, the filters or the comparator is canceled by an internal auto-zero circuit.

Each encode cycle begins immediately following the assigned Transmit time-slot. The total signal delay referenced to the start of the time-slot is approximately 165  $\mu$ s (due to the Transmit Filter) plus 125  $\mu$ s (due to encoding delay), which totals 290  $\mu$ s. Data is shifted out on D<sub>X</sub>0 or D<sub>X</sub>1 during the selected time slot on eight rising edges of BCLK.

### DECODER AND RECEIVE FILTER

PCM data is shifted into the Decoder's Receive PCM Register via the  $D_R0$  or  $D_R1$  pin during the selected time-slot on the 8 falling edges of BCLK. The Decoder consists of an expanding DAC with either A or  $\mu 255$  law decoding characteristic, which is selected by the same control instruction used to select the Encode law during initialization. Following the Decoder is a 5th order low-pass switched capacitor filter with integral Sin x/x correction for the 8 kHz sample and hold. A programmable gain amplifier, which must be set by writing to the Receive Gain Register, is included, and finally a Power Amplifier capable of driving a 300 $\Omega$  load to  $\pm 3.8V$  or a 15  $k\Omega$  load to  $\pm 4.0V$  at peak overload.

A decode cycle begins immediately after the assigned receive time-slot, and 10  $\mu$ s later the Decoder DAC output is updated. The total signal delay is 10  $\mu$ s plus 120  $\mu$ s (filter delay) plus 62.5  $\mu$ s (1/<sub>2</sub> frame) which gives approximately 190  $\mu$ s.

#### PCM INTERFACE

The FS<sub>X</sub> and FS<sub>R</sub> frame sync inputs determine the beginning of the 8-bit transmit and receive time-slots respectively. They may have any duration from a single cycle of BCLK HIGH to one MCLK period LOW. Two different relationships may be established between the frame sync inputs and the actual time-slots on the PCM busses by setting bit 3 in the Control Register (see Table II). Non-delayed data mode is similar to long-frame timing on the TP3050/60 series of devices (COMBO); time-slots begin nominally coincident with the rising edge of the appropriate FS input. The alternative is to use Delayed Data mode, which is similar to short-frame sync timing on COMBO, in which each FS input must be high at least a half-cycle of BCLK earlier than the time-slot. The Time-Slot Assignment circuit on the device can only be used with Delayed Data timing.

When using Time-Slot Assignment, the beginning of the first time-slot in a frame is identified by the appropriate FS input. The actual transmit and receive time-slots are then determined by the internal Time-Slot Assignment counters.

Transmit and Receive frames and time-slots may be skewed from each other by any number of BCLK cycles. During each assigned Transmit time-slot, the selected D<sub>X</sub>0/1 output shifts data out from the PCM register on the rising edges of BCLK. TS<sub>X</sub>0 (or TS<sub>X</sub>1 as appropriate) also pulls low for the first 7½ bit times of the time-slot to control the TRI-STATE Enable of a backplane line-driver. Serial PCM data is shifted into the selected D<sub>R</sub>0/1 input during each assigned Receive time-slot on the falling edges of BCLK. D<sub>X</sub>0 or D<sub>X</sub>1 and D<sub>R</sub>0 or D<sub>R</sub>1 are selectable on the TP3070 only, see Section 6.

| TABLE I. Programmable Register Instructions                       |        |        |         |             |           |           |        |        |                                        |  |
|-------------------------------------------------------------------|--------|--------|---------|-------------|-----------|-----------|--------|--------|----------------------------------------|--|
| Function                                                          | 7      | 6      | Ву<br>5 | te 1 (<br>4 | Note<br>3 | e 1)<br>2 | 1      | 0      | Byte 2 (Note 1)<br>7 6 5 4 3 2 1 0     |  |
| Single Byte Power-Up/Down                                         | Р      | Х      | Х       | Х           | Х         | Х         | 0      | Х      | None                                   |  |
| Write Control Register                                            | P      | 0      | 0       | 0           | 0         | 0         | 1      | X      | See Table II                           |  |
| Read-Back Control Register                                        | P      | 0      | 0       | 0           | 0         | 1         | 1      | X      | See Table II                           |  |
| Write to Interface Latch Register                                 | P      | 0      | 0       | 0           | 1         | 0         | 1      | X      | See Table V                            |  |
| Read Interface Latch Register                                     | P      | 0      | 0       | 0           | 1         | 1         | 1      | X      | See Table V                            |  |
| Write Latch Direction Register                                    | P      | 0      | 0       | 1           | 0         | 0         | 1      | X      | See Table IV                           |  |
| Read Latch Direction Register                                     | P      | 0      | 0       | 1           | 0         | 1         | 1      | X      | See Table IV                           |  |
| Write Receive Gain Register                                       | P      | 0      | 1       | 0           | 0         | 0         | 1      | X      | See Table VIII                         |  |
| Read Receive Gain Register                                        | P      | 0      | 1       | 0           | 0         | 1         | 1      | X      | See Table VIII                         |  |
| Write Transmit Gain Register                                      | P      | 0      | 1       | 0           | 1         | 0         | 1      | X      | See Table VII                          |  |
| Read Transmit Gain Register                                       | P      | 0      | 1       | 0           | 1         | 1         | 1      | X      | See Table VII                          |  |
| Write Receive Time-Slot/Port                                      | P      | 1      | 0       | 0           | 1         | 0         | 1      | X      | See Table VI                           |  |
| Read-Back Receive Time-Slot/Port                                  | P      | 1      | 0       | 0           | 1         | 1         | 1      | X      | See Table VI                           |  |
| Write Transmit Time-Slot/Port                                     | P      | 1      | 0       | 1           | 0         | 0         | 1      | X      | See Table VI                           |  |
| Read-Back Transmit Time-Slot/Port                                 | P      | 1      | 0       | 1           | 0         | 1         | 1      | X      | See Table VI                           |  |
| Write Hybrid Balance Register 1                                   | P      | 0      | 1       | 1           | 0         | 0         | 1      | X      | Derive from                            |  |
| Read Hybrid Balance Register 1                                    | P      | 0      | 1       | 1           | 0         | 1         | 1      | X      |                                        |  |
| Write Hybrid Balance Register 2<br>Read Hybrid Balance Register 2 | P<br>P | 0<br>0 | 1<br>1  | 1<br>1      | 1<br>1    | 0<br>1    | 1<br>1 | X<br>X | Optimization<br>Routine in<br>TP3077SW |  |
| Write Hybrid Balance Register 3                                   | P      | 1      | 0       | 0           | 0         | 0         | 1      | X      | Program                                |  |
| Read Hybrid Balance Register 3                                    | P      | 1      | 0       | 0           | 0         | 1         | 1      | X      |                                        |  |

Note 1: Bit 7 of bytes 1 and 2 is always the first bit clocked into or out from the CI, CO or CI/O pin. X = don't care.

Note 2: "P" is the power-up/down control bit, see "Power-Up/Down Control" section. ("0" = Power Up, "1" = Power Down) Note 3: Other register address codes are invalid and should not be used.

SERIAL CONTROL PORT

Control information and data are written into or read-back from COMBO II via the serial control port consisting of the control clock CCLK, the serial data input/output CI/O, (or separate input, CI, and output, CO, on the TP3070 only), and the Chip Select input,  $\overline{CS}$ . All control instructions require 2 bytes, as listed in Table I, with the exception of a single byte power-up/down command. The byte 1 bits are used as follows: bit 7 specifies power up or power down; bits 6, 5, 4 and 3 specify the register address; bit 2 specifies whether the instruction is read or write; bit 1 specifies a one or two byte instruction; and bit 0 is not used.

To shift control data into COMBO II, CCLK must be pulsed 8 times while  $\overline{CS}$  is low. Data on the CI/O (or CI) input is shifted into the serial input register on the falling edge of each CCLK pulse. After all data is shifted in, the contents of the input shift register are decoded, and may indicate that a 2nd byte of control data will follow. This second byte may either be defined by a second byte-wide  $\overline{CS}$  pulse or may follow the first contiguously, i.e. it is not mandatory for  $\overline{CS}$  to return high between the first and second control bytes. At the end of CCLK8 in the 2nd control byte the data is loaded into the appropriate programmable register.  $\overline{CS}$  may remain low continuously when programming successive registers, if desired. However,  $\overline{CS}$  should be set high when no data transfers are in progress.

To readback Interface Latch data or status information from COMBO II, the first byte of the appropriate instruction is strobed in while  $\overline{CS}$  is low, as defined in Table I.  $\overline{CS}$  must be kept low, or be taken low again for a further 8 CCLK cycles, during which the data is shifted onto the CO or CI/O pin on the rising edges of CCLK. When  $\overline{CS}$  is high the CO or CI/O

pin is in the high-impedance TRI-STATE, enabling the CI/O pins of many devices to be multiplexed together.

If  $\overline{CS}$  returns high during either byte 1 or byte 2 before all eight CCLK pulses of that byte occur, both the bit count and byte count are reset and register contents are not affected. This prevents loss of synchronization in the control interface as well as corruption of register data due to processor interrupt or other problem. When  $\overline{CS}$  returns low again, the device will be ready to accept bit 1 of byte 1 of a new instruction.

## **Programmable Functions**

### 1.0 POWER-UP/DOWN CONTROL

Following power-on initialization, power-up and power-down control may be accomplished by writing any of the control instructions listed in Table I into COMBO II with the "P" bit set to "0" for power-up or "1" for power-down. Normally it is recommended that all programmable functions be initially programmed while the device is powered down. Power state control can then be included with the last programming instruction or the separate single-byte instruction. Any of the programmable registers may also be modified while the device is power-up or down by setting the "P" bit as indicated. When the power-up or down control is entered as a single byte instruction, bit one (1) must be reset to a 0.

When a power-up command is given, all de-activated circuits are activated, but the TRI-STATE PCM output(s),  $D_X 0$  (and  $D_X 1$ ), will remain in the high impedance state until the second FS<sub>X</sub> pulse after power-up.

## Programmable Functions (Continued)

### 2.0 CONTROL REGISTER INSTRUCTION

The first byte of a READ or WRITE instruction to the Control Register is as shown in Table I. The second byte has the following bit functions:

|                  | TABLE II. Control Register Byte 2 Functions |             |             |        |             |             |        |                                                                                             |  |  |  |
|------------------|---------------------------------------------|-------------|-------------|--------|-------------|-------------|--------|---------------------------------------------------------------------------------------------|--|--|--|
|                  | Bit                                         | Nun         | nbe         | er an  | d N         | ame         |        |                                                                                             |  |  |  |
| 7                | 6                                           | 5           | 4           | 3      | 2           | 1           | 0      | Function                                                                                    |  |  |  |
| F <sub>1</sub>   | F <sub>0</sub>                              | MA          | IA          | DN     | DL          | AL          | PP     |                                                                                             |  |  |  |
| 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1                            |             |             |        |             |             |        | MCLK = 512 kHz<br>MCLK = 1.536 or 1.544 MHz<br>MCLK = 2.048 MHz*<br>MCLK = 4.096 MHz        |  |  |  |
|                  |                                             | 0<br>1<br>1 | X<br>0<br>1 |        |             |             |        | Select μ-255 law*<br>A-law, Including Even Bit<br>Inversion<br>A-law, No Even Bit Inversion |  |  |  |
|                  |                                             |             |             | 0<br>1 |             |             |        | Delayed Data Timing<br>Non-Delayed Data Timing*                                             |  |  |  |
|                  |                                             |             |             |        | 0<br>1<br>0 | 0<br>X<br>1 |        | Normal Operation*<br>Digital Loopback<br>Analog Loopback                                    |  |  |  |
|                  |                                             |             |             |        |             |             | 0<br>1 | Power Amp Enabled in PDN<br>Power Amp Disabled in PDN*                                      |  |  |  |

\* = State at power-on initialization. (Bit 4 = 0)

#### 2.1 Master Clock Frequency Selection

A Master clock must be provided to COMBO II for operation of the filter and coding/decoding functions. The MCLK frequency must be either 512 kHz, 1.536 MHz, 1.544 MHz, 2.048 MHz, or 4.096 MHz and must be synchronous with BCLK. Bits F<sub>1</sub> and F<sub>0</sub> (see Table II) must be set during initialization to select the correct internal divider.

#### 2.2 Coding Law Selection

Bits "MA" and "IA" in Table II permit the selection of  $\mu 255$  coding or A-law coding, with or without even bit inversion.

#### 2.3 Analog Loopback

Analog Loopback mode is entered by setting the "AL" and "DL" bits in the Control Register as shown in Table II. In the analog loopback mode, the Transmit input VF<sub>X</sub>I is isolated from the input pin and internally connected to the VF<sub>R</sub>O output, forming a loop from the Receive PCM Register back to the Transmit PCM Register. The VF<sub>R</sub>O pin remains active, and the programmed settings of the Transmit and Receive gains remain unchanged, thus care must be taken to ensure that overload levels are not exceeded anywhere in the loop. Hybrid balance must be disabled for meaningful analog loopback function.

#### 2.4 Digital Loopback

Digital Loopback mode is entered by setting the "AL" and "DL" bits in the Control Register as shown in Table II. This mode provides another stage of path verification by enabling data written into the Receive PCM Register to be read back from that register in any Transmit time-slot at  $D_X0/1$ . In digital loopback, the decoder will remain functional and output a signal at VF<sub>R</sub>O. If this is undesirable, the receive output can be turned off by programming the receive gain register to all zeros.

#### 3.0 INTERFACE LATCH DIRECTIONS

Immediately following power-on, all Interface Latches assume they are inputs, and therefore all IL pins are in a high impedance state. Each IL pin may be individually programmed as a logic input or output by writing the appropriate instruction to the LDR, see Tables I and IV. For minimum power dissipation, unconnected latch pins should be programmed as outputs. For the TP3071, L5 should always be programmed as an output.

Bits  $L_5-L_0$  must be set by writing the specified instruction to the LDR with the L bits in the second byte set as follows:

### TABLE IV. Byte 2 Functions of Latch Direction Register

|                |                  | Ву             | te 2 Bit       | Numbe | er       |     |   |
|----------------|------------------|----------------|----------------|-------|----------|-----|---|
| 7              | 6                | 5              | 4              | 3     | 2        | 1   | 0 |
| L <sub>0</sub> | L <sub>1</sub>   | L <sub>2</sub> | L <sub>3</sub> | $L_4$ | $L_5$    | Х   | Х |
|                | L <sub>n</sub> B | it             |                |       | _ Direct | ion |   |

| 0 | Input  |
|---|--------|
| 1 | Output |

X = don't care

#### **4.0 INTERFACE LATCH STATES**

Interface Latches configured as outputs assume the state determined by the appropriate data bit in the 2-byte instruction written to the Interface Latch Register (ILR) as shown in Tables I and V. Latches configured as inputs will sense the state applied by an external source, such as the Off-Hook detect output of a SLIC. All bits of the ILR, i.e. sensed inputs and the programmed state of outputs, can be read back in the 2nd byte of a READ from the ILR.

It is recommended that during initialization, the state of IL pins to be configured as outputs should be programmed first, followed immediately by the Latch Direction Register.

#### TABLE V. Interface Latch Data Bit Order

|                |                |       | Bit Nur | nber  |       |   |   |
|----------------|----------------|-------|---------|-------|-------|---|---|
| 7              | 6              | 5     | 4       | 3     | 2     | 1 | 0 |
| D <sub>0</sub> | D <sub>1</sub> | $D_2$ | $D_3$   | $D_4$ | $D_5$ | х | Х |

|                         | μ <b>255 law</b> | True A-law with<br>even bit inversion | A-law without<br>even bit inversion |
|-------------------------|------------------|---------------------------------------|-------------------------------------|
|                         | MSB LSB          | MSB LSB                               | MSB LSB                             |
| $V_{IN} = + Full Scale$ | 1000000          | 10101010                              | 11111111                            |
| $V_{IN} = 0V$           | 11111111         | 11010101                              | 1000000                             |
| - 114                   | 01111111         | 01010101                              | 00000000                            |
| $V_{IN} = -Full Scale$  | 00000000         | 00101010                              | 01111111                            |

| Pro     | ogramma             | able Fun                        | ctions              | (Continue           | ed)                 |                            |                     |                                                                                                                |
|---------|---------------------|---------------------------------|---------------------|---------------------|---------------------|----------------------------|---------------------|----------------------------------------------------------------------------------------------------------------|
|         |                     |                                 | TABLE               | VI. Time-           | Slot and F          | Port Assig                 | nment Ins           | struction                                                                                                      |
|         |                     | Bit                             | Number a            | and Name            |                     |                            |                     | Function                                                                                                       |
| 7<br>EN | 6<br>PS<br>(Note 1) | 5<br>T <sub>5</sub><br>(Note 2) | 4<br>T <sub>4</sub> | 3<br>T <sub>3</sub> | 2<br>T <sub>2</sub> | 1<br>T <sub>1</sub>        | 0<br>T <sub>0</sub> |                                                                                                                |
| 0       | 0                   | Х                               | х                   | x                   | х                   | x                          | х                   | Disable D <sub>X</sub> 0 Output (Transmit Instruction)<br>Disable D <sub>R</sub> 0 Input (Receive Instruction) |
| 0       | 1                   | Х                               | х                   | x                   | х                   | x                          | х                   | Disable $D_X$ 1 Output (Transmit Instruction)<br>Disable $D_R$ 1 Input (Receive Instruction)                   |
| 1       | 0                   |                                 | 0                   |                     |                     | ot from 0–6<br>ot from 0–6 |                     | Enable D <sub>X</sub> 0 Output (Transmit Instruction)<br>Enable D <sub>R</sub> 0 Input (Receive Instruction)   |
| 1       | 1                   |                                 | 0                   |                     |                     | ot from 0–6<br>ot from 0–6 |                     | Enable $D_X$ 1 Output (Transmit Instruction)<br>Enable $D_R$ 1 Input (Receive Instruction)                     |

Note 1: The "PS" bit MUST always be set to 0 for the TP3071.

Note 2: T5 is the MSB of the Time-slot assignment bit field. Time slot bits should be set to "000000" for both transmit and receive when operating in non-delayed data timing mode.

#### 5.0 TIME-SLOT ASSIGNMENT

COMBO II can operate in either fixed time-slot or time-slot assignment mode for selecting the Transmit and Receive PCM time-slots. Following power-on, the device is automatically in Non-Delayed Timing mode, in which the time-slot always begins with the leading (rising) edge of frame sync inputs FS<sub>X</sub> and FS<sub>R</sub>. Time-Slot Assignment may only be used with Delayed Data timing; see *Figure 6*. FS<sub>X</sub> and FS<sub>R</sub> may have any phase relationship with each other in BCLK period increments.

Alternatively, the internal time-slot assignment counters and comparators can be used to access any time-slot in a frame, using the frame sync inputs as marker pulses for the beginning of transmit and receive time-slot 0. In this mode, a frame may consist of up to 64 time-slots of 8 bits each. A time-slot is assigned by a 2-byte instruction as shown in Tables I and VI. The last 6 bits of the second byte indicate the selected time-slot from 0-63 using straight binary notation. When writing a timeslot and port assignment register, if the PCM interface is currently active, it is immediately deactivated to prevent possible bus clashes. A new assignment becomes active on the second frame following the end of the Chip-Select for the second control byte. Rewriting of register contents should not be performed during the talking period of a connection to prevent waveform distortion caused by loss of a sample which will occur with each register write. The "EN" bit allows the PCM inputs, D<sub>R</sub>0/1, or outputs,  $D_x0/1$ , as appropriate, to be enabled or disabled. Time-Slot Assignment mode requires that the  $FS_X$  and  $FS_B$ pulses must conform to the delayed data timing format

#### 6.0 PORT SELECTION

shown in Figure 6.

On the TP3070 only, an additional capability is available; 2 Transmit serial PCM ports,  $D_X0$  and  $D_X1$ , and 2 Receive serial PCM ports,  $D_R0$  and  $D_R1$ , are provided to enable two-way space switching to be implemented. Port selections for transmit and receive are made within the appropriate time-slot assignment instruction using the "PS" bit in the second byte. The PS bit selects either Port 0 or Port 1. Both ports cannot be active at the same time.

On the TP3071, only ports  $\mathsf{D}_X0$  and  $\mathsf{D}_R0$  are available, therefore the "PS" bit MUST always be set to 0 for these devices.

Table VI shows the format for the second byte of both transmit and receive time-slot and port assignment instructions.

### 7.0 TRANSMIT GAIN INSTRUCTION BYTE 2

The transmit gain can be programmed in 0.1 dB steps by writing to the Transmit Gain Register as defined in Tables I and VII. This corresponds to a range of 0 dBm0 levels at VF<sub>X</sub>I between 1.619 Vrms and 0.087 Vrms (equivalent to +6.4 dBm to -19.0 dBm in 600 $\Omega$ ).

To calculate the binary code for byte 2 of this instruction for any desired input 0 dBm0 level in Vrms, take the nearest integer to the decimal number given by:

### 200 imes log\_10 (V/0.08595)

and convert to the binary equivalent. Some examples are given in Table VII and a complete tabulation is given in Appendix I of AN-614.

It should be noted that the Transmit (idle channel) Noise and Transmit Signal to Total Distortion are both specified with transmit gain set to 0 dB (Gain Register set to all ones). At high transmit gains there will be some degradation in noise performance for these parameters. See Application Note AN-614 for more information on this subject.

#### TABLE VII. Byte 2 of Transmit Gain Instruction

| Bit Number<br>7 6 5 4 3 2 1 0 | 0 dBm0 Test Level (Vrms)<br>at VF <sub>X</sub> I |
|-------------------------------|--------------------------------------------------|
| 00000000                      | No Output*                                       |
| 0000001                       | 0.087                                            |
| 0000010                       | 0.088                                            |
| _                             | _                                                |
| 11111110                      | 1.600                                            |
| 11111111                      | 1.619                                            |

\*Analog signal path is cut off, but  $\mathsf{D}_{\mathsf{X}}$  remains active and will output codes representing idle noise.

### 8.0 RECEIVE GAIN INSTRUCTION BYTE 2

The receive gain can be programmed in 0.1 dB steps by writing to the Receive Gain Register as defined in Tables I and VIII. Note the following restrictions on output drive capability:

### Programmable Functions (Continued)

- a) 0 dBm0 levels  $\leq$  1.96 Vrms at VF\_RO may be driven into a load of  $\geq$  15 k $\Omega$  to GND; receive gain set to 0 dB (Gain Register set to all ones)
- b) 0 dBm0 levels  $\leq$  1.85 Vrms at VF\_RO may be driven into a load of  $\geq~600\Omega$  to GND; receive gain set to -0.5 dB
- c) 0 dBm0 levels  $\leq$  1.71 Vrms at VF\_RO may be driven into a load of  $\geq$  300  $\Omega$  to GND; receive gain set to -1.2 dB

To calculate the binary code for byte 2 of this instruction for any desired output 0 dBm0 level in Vrms, take the nearest integer to the decimal number given by:

 $200 \times \log_{10} (V/0.1043)$ 

and convert to the binary equivalent. Some examples are given in Table VIII and a complete tabulation is given in Appendix I of AN-614.

#### TABLE VIII. Byte 2 of Receive Gain Instruction

| Bit Number<br>7 6 5 4 3 2 1 0 | 0 dBm0 Test Level (Vrms)<br>at VF <sub>R</sub> O |
|-------------------------------|--------------------------------------------------|
| 00000000                      | No Output (Low Z to GND)                         |
| 0000001                       | 0.105                                            |
| 0000010                       | 0.107                                            |
| _                             | _                                                |
| 11111110                      | 1.941                                            |
| 11111111                      | 1.964                                            |

#### 9.0 HYBRID BALANCE FILTER

The Hybrid Balance Filter on COMBO II is a programmable filter consisting of a second-order section, Hybal1, followed by a first-order section, Hybal2, and a programmable attenuator. Either of the filter sections can be bypassed if only one is required to achieve good cancellation. A selectable 180 degree inverting stage is included to compensate for interface circuits which also invert the transmit input relative to the receive output signal. The 2nd order section is intended mainly to balance low frequency signals across a transformer SLIC, and the first order section to balance midrange to higher audio frequency signals.

As a 2nd order section, Hybal1 has a pair of low frequency zeroes and a pair of complex conjugate poles. When configuring Hybal1, matching the phase of the hybrid at low to mid-band frequencies is most critical. Once the echo path is correctly balanced in phase, the magnitude of the cancellation signal can be corrected by the programmable attenuator.

The 2nd order mode of Hybal1 is most suitable for balancing interfaces with transformers having high inductance of 1.5 Henries or more. An alternative configuration for smaller transformers is available by converting Hybal1 to a simple first-order section with a single real low-frequency pole and zero. In this mode, the pole/zero frequency may be programmed.

Many line interfaces can be adequately balanced by use of the Hybal1 section only, in which case the Hybal2 filter should be de-selected to bypass it.

Hybal2, the higher frequency first-order section, is provided for balancing an electronic SLIC, and is also helpful with a transformer SLIC in providing additional phase correction for mid and high-band frequencies, typically 1 kHz to 3.4 kHz. Such a correction is particularly useful if the test balance impedance includes a capacitor of 100 nF or less, such as the loaded and non-loaded loop test networks in the United States. Independent placement of the pole and zero location is provided.

Figure 2 shows a simplified diagram of the local echo path for a typical application with a transformer interface. The magnitude and phase of the local echo signal, measured at VF<sub>X</sub>I, are a function of the termination impedance Z<sub>T</sub>, the line transformer and the impedance of the 2W loop, Z<sub>L</sub>. If the impedance reflected back into the transformer primary is expressed as Z<sub>L</sub>' then the echo path transfer function from VF<sub>R</sub>O to VF<sub>X</sub>I is:

$$H(w) = Z_{I}'/(Z_{T} + Z_{I}')$$
(1)

#### 9.1 PROGRAMMING THE FILTER

On initial power-up, the Hybrid Balance filter is disabled. Before the hybrid balance filter can be programmed it is necessary to design the transformer and termination impedance in order to meet system 2W input return loss specifications, which are normally measured against a fixed test impedance (600 or 900 $\Omega$  in most countries). Only then can the echo path be modeled and the hybrid balance filter programmed. Hybrid balancing is also measured against a fixed test impedance, specified by each national Telecom administration to provide adequate control of talker and listener



## Programmable Functions (Continued)

echo over the majority of their network connections. This test impedance is  $Z_L$  in *Figure 2*. The echo signal and the degree of transhybrid loss obtained by the programmable filter must be measured from the PCM digital input,  $D_R 0$ , to the PCM digital output,  $D_X 0$ , either by digital test signal analysis or by conversion back to analog by a PCM CODEC/Filter.

Three registers must be programmed in COMBO II to fully configure the Hybrid Balance Filter as follows:

- Register 1: select/de-select Hybrid Balance Filter; invert/non-invert cancellation signal; select/de-select Hybal2 filter section; attenuator setting.
- Register 2: select/de-select Hybal1 filter; set Hybal1 to 2nd order or 1st order; pole and zero frequency selection.
- Register 3: program pole frequency in Hybal2 filter; program zero frequency in Hybal2 filter.

Standard filter design techniques may be used to model the echo path (see Equation 1) and design a matching hybrid balance filter configuration. Alternatively, the frequency response of the echo path can be measured and the hybrid balance filter designed to replicate it.

A Hybrid Balance filter design guide and software optimization program are available under license from National Semiconductor Corporation; order TP3077SW.

## **Applications Information**

*Figure 3* shows a typical application of the TP3071 together with a typical monolithic SLIC. Four of the IL latches are configured as outputs to control the relay drivers on the SLIC, while IL4 is an input for the Supervision signal.

### POWER SUPPLIES

While the pins of the TP3070 COMBO II devices are well protected against electrical misuse, it is recommended that the standard CMOS practice of applying GND to the device before any other connections are made should always be followed. In applications where the printed circuit card may be plugged into a hot socket with power and clocks already present, extra long pins on the connector should be used for ground and V<sub>BB</sub>. In addition, a Schottky diode should be connected between V<sub>BB</sub> and ground.

To minimize noise sources, all ground connections to each device should meet at a common point as close as possible to the device GND pin in order to prevent the interaction of ground return currents flowing through a common bus impedance. Power supply decoupling capacitors of 0.1  $\mu F$  should be connected from this common device ground point to V<sub>CC</sub> and V<sub>BB</sub> as close to the device pins as possible. V<sub>CC</sub> and V<sub>BB</sub> should also be decoupled with Low Effective Series Resistance Capacitors of at least 10  $\mu F$  located near the card edge connector.

Further guidelines on PCB layout techniques are provided in Application Note AN-614, "COMBO II™ Programmable PCM CODEC/Filter Family Application Guide".



FIGURE 3. Typical Application with Monolithic SLIC

| Absolute Maximu              | m Ratings                              |                                       |                   |
|------------------------------|----------------------------------------|---------------------------------------|-------------------|
| If Military/Aerospace spec   | cified devices are required,           | Storage Temperature Range             | -65°C to + 150°C  |
| •                            | onal Semiconductor Sales               | V <sub>BB</sub> to GND                | -7V               |
| Office/Distributors for ava  | ilability and specifications.          | Current at VF <sub>R</sub> 0          | $\pm100\text{mA}$ |
| V <sub>CC</sub> to GND       | 7V                                     | Current at any Digital Output         | $\pm$ 50 mA       |
| Voltage at VF <sub>X</sub> I | $V_{CC}$ $+$ 0.5V to $V_{BB}$ $-$ 0.5V | Lead Temperature (Soldering, 10 sec.) | 300°C             |
| Voltage at any Digital Input | $V_{CC}+0.5V$ to GND $-0.5V$           | (eeideinig, re eed)                   |                   |

## **Electrical Characteristics**

Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for  $V_{CC} = +5V \pm 5\%$ ,  $V_{BB} = -5V \pm 5\%$ ;  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$  ( $-40^{\circ}C$  to  $+85^{\circ}C$  for TP3070-X) by correlation with 100% electrical testing at  $T_A = 25^{\circ}C$ . All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at  $V_{CC} = +5V$ ,  $V_{BB} = -5V$ ,  $T_A = 25^{\circ}C$ .

| Symbol             | Parameter                                                | Conditions                                                                                                                                                                                 | Min                                 | Тур  | Мах                   | Units          |
|--------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------|-----------------------|----------------|
| DIGITAL            | NTERFACES                                                |                                                                                                                                                                                            |                                     |      |                       |                |
| VIL                | Input Low Voltage                                        | All Digital Inputs (DC Meas.)*                                                                                                                                                             |                                     |      | 0.7                   | V              |
| VIH                | Input High Voltage                                       | All Digital Inputs (DC Meas.)*                                                                                                                                                             | 2.0                                 |      |                       | V              |
| V <sub>OL</sub>    | Output Low Voltage                                       | $D_X 0$ , $D_X 1$ , $\overline{TS}_X 0$ , $\overline{TS}_X 1$ and CO, $I_L = 3.2$ mA,<br>All Other Digital Outputs, $I_L = 1$ mA                                                           |                                     |      | 0.4                   | v              |
| V <sub>OH</sub>    | Output High Voltage                                      | $D_X0$ , $D_X1$ and CO, $I_L = -3.2 \text{ mA}$ ,<br>All Other Digital Outputs (except $\overline{TS}_X$ ), $I_L = -1 \text{ mA}$<br>All Digital Outputs, $I_L = -100 \mu \text{A}$        | <b>2.4</b><br>V <sub>CC</sub> - 0.5 |      |                       | v<br>v         |
| l                  | Input Low Current                                        | An Digital Outputs, $I_{L} = -100 \mu\text{A}$<br>Any Digital Input, GND < $V_{IN} < V_{IL}$                                                                                               | - <b>10</b>                         |      | 10                    | μA             |
| <u>IIL</u><br>IIH  | Input High Current                                       | Any Digital Input except MR, $V_{IN} < V_{IL}$                                                                                                                                             | - 10                                |      | 10                    | μ <u>Α</u>     |
| чн                 | Input nigh Current                                       | MR Only                                                                                                                                                                                    | - 10                                |      | 100                   | μA<br>μA       |
| I <sub>OZ</sub>    | Output Current in<br>High Impedance<br>State (TRI-STATE) | $D_XO, D_X1, \overline{TS}_XO, \overline{TS}_X1, CO and CI/O (as an Output)$<br>IL5-ILO When Selected as Inputs<br>$GND < V_{OUT} < V_{CC}$<br>$-40^{\circ}C$ to $+85^{\circ}C$ (TP3070-X) | - <b>10</b><br>- 30                 |      | <b>10</b><br>30       | μA<br>μA<br>μA |
| ANALOG             | INTERFACES                                               |                                                                                                                                                                                            |                                     |      |                       |                |
| IVEXI              | Input Current, VF <sub>X</sub> I                         | $-3.3V < VF_{X}I < 3.3V$                                                                                                                                                                   | - 10.0                              |      | 10.0                  | μA             |
| R <sub>VFXI</sub>  | Input Resistance                                         | $-3.3V < VF_{X}I < 3.3V$                                                                                                                                                                   | 390                                 | 620  |                       | kΩ             |
| VOS <sub>X</sub>   | Input Offset Voltage<br>Applied at VF <sub>X</sub> I     | Transmit Gain = 0 dB<br>Transmit Gain = 25.4 dB                                                                                                                                            |                                     |      | 200<br>10             | mV<br>mV       |
| RL <sub>VFRO</sub> | Load Resistance                                          | Receive Gain = 0 dB<br>Receive Gain = $-0.5$ dB<br>Receive Gain = $-1.2$ dB                                                                                                                | 15k<br>600<br><b>300</b>            |      |                       | Ω              |
| CL <sub>VFRO</sub> | Load Capacitance                                         | $\begin{array}{l} RL_{VFRO} \geq 300\Omega \\ CL_{VFRO} \text{ from } VF_{R}O \text{ to } GND \end{array}$                                                                                 |                                     |      | 200                   | pF             |
| RO <sub>VFRO</sub> | Output Resistance                                        | Steady Zero PCM Code Applied to $D_R 0$ or $D_R 1$                                                                                                                                         |                                     | 1.0  | 3.0                   | Ω              |
| VOS <sub>R</sub>   | Output Offset Voltage<br>at V <sub>FRO</sub>             | Alternating $\pm$ Zero PCM Code Applied to $D_R^0$ or $D_R^1$ , Maximum Receive Gain                                                                                                       | -200                                |      | 200                   | mV             |
| POWER D            | ISSIPATION                                               |                                                                                                                                                                                            |                                     |      |                       |                |
| I <sub>CC</sub> 0  | Power Down Current                                       | CCLK, CI/O, CI, CO, = $0.4V$ , $\overline{CS} = 2.4V$<br>Interface Latches Set as Outputs with No Load,<br>All Other Inputs Active, Power Amp Disabled                                     |                                     | 0.1  | 0.6                   | mA             |
| I <sub>BB</sub> 0  | Power Down Current                                       | As Above<br>- 40°C to + 85°C (TP3070-X)                                                                                                                                                    |                                     | -0.1 | - <b>0.3</b><br>-0.4  | mA<br>mA       |
| I <sub>CC</sub> 1  | Power Up Current                                         | CCLK, CI/O, CI, CO = $0.4$ V, $\overline{CS} = 2.4$ V<br>No Load on Power Amp<br>Interface Latches Set as Outputs with No Load                                                             |                                     | 8.0  | 11.0                  | mA             |
| I <sub>BB</sub> 1  | Power Up Current                                         | - 40°C to + 85°C (TP3070-X)<br>As Above                                                                                                                                                    |                                     | -8.0 | 13.0<br>- <b>11.0</b> | mA<br>mA       |
|                    |                                                          | -40°C to +85°C (TP3070-X)                                                                                                                                                                  |                                     |      | -13.0                 | mA             |
| I <sub>CC</sub> 2  | Power Down Current                                       | Power Amp Enabled<br>-40°C to +85°C (TP3070-X)                                                                                                                                             |                                     | 2.0  | <b>3.0</b><br>4.0     | mA<br>mA       |
|                    | Power Down Current                                       | Power Amp Enabled                                                                                                                                                                          |                                     | -2.0 | -3.0                  | mA             |

| 0°C to +<br>assured<br>Typicals | -70°C (-40°C to +85°C for TP307                                                                                                                                                                                                                                                                                 |                                                                                                                                                               | testing   | at $T_A = 1$                               | 25°C. All o     | ther limits a                   |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------------------------|-----------------|---------------------------------|
| -                               | initions and Timing Conventions sec                                                                                                                                                                                                                                                                             |                                                                                                                                                               |           |                                            |                 |                                 |
| Symbol                          | Parameter                                                                                                                                                                                                                                                                                                       | Conditions                                                                                                                                                    | Min       | Тур                                        | Max             | Units                           |
| •                               | CLOCK TIMING                                                                                                                                                                                                                                                                                                    | Conditions                                                                                                                                                    | WIIII     | 1 yp                                       | Max             | onita                           |
|                                 |                                                                                                                                                                                                                                                                                                                 | Solaction of Eroguanovia                                                                                                                                      |           | 510                                        | 1               |                                 |
| fMCLK                           | Frequency of MCLK                                                                                                                                                                                                                                                                                               | Selection of Frequency is<br>Programmable (See Table III)                                                                                                     |           | 512<br>1536<br>1544<br>2048<br><b>4096</b> |                 | kHz<br>kHz<br>kHz<br>kHz<br>kHz |
| t <sub>WMH</sub>                | Period of MCLK High                                                                                                                                                                                                                                                                                             | Measured from VIH to VIH (See Note)                                                                                                                           | 80        |                                            |                 | ns                              |
| t <sub>WML</sub>                | Period of MCLK Low                                                                                                                                                                                                                                                                                              | Measured from VIL to VIL (See Note)                                                                                                                           | 80        |                                            |                 | ns                              |
| t <sub>RM</sub>                 | Rise Time of MCLK                                                                                                                                                                                                                                                                                               | Measured from VIL to VIH                                                                                                                                      |           |                                            | 30              | ns                              |
| t <sub>FM</sub>                 | Fall Time of MCLK                                                                                                                                                                                                                                                                                               | Measured from V <sub>IH</sub> to V <sub>IL</sub>                                                                                                              |           |                                            | 30              | ns                              |
| t <sub>HBM</sub>                | HOLD Time, BCLK LOW<br>to MCLK HIGH                                                                                                                                                                                                                                                                             | TP3070 Only                                                                                                                                                   | 50        |                                            |                 | ns                              |
| t <sub>WFL</sub>                | Period of F <sub>SX</sub> or F <sub>SR</sub> Low                                                                                                                                                                                                                                                                | Measured from $V_{IL}$ to $V_{IL}$                                                                                                                            | 1         |                                            |                 | MCLK Per                        |
| PCM INTE                        | ERFACE TIMING                                                                                                                                                                                                                                                                                                   |                                                                                                                                                               |           |                                            |                 |                                 |
| f <sub>BCLK</sub>               | Frequency of BCLK                                                                                                                                                                                                                                                                                               | May Vary from 64 kHz to 4096 kHz<br>in 8 kHz Increments                                                                                                       | 64        |                                            | 4096            | kHz                             |
| t <sub>WBH</sub>                | Period of BCLK High                                                                                                                                                                                                                                                                                             | Measured from V <sub>IH</sub> to V <sub>IH</sub>                                                                                                              | 80        |                                            |                 | ns                              |
| t <sub>WBL</sub>                | Period of BCLK Low                                                                                                                                                                                                                                                                                              | Measured from $V_{IL}$ to $V_{IL}$                                                                                                                            | 80        |                                            |                 | ns                              |
| t <sub>RB</sub>                 | Rise Time of BCLK                                                                                                                                                                                                                                                                                               | Measured from VIL to VIH                                                                                                                                      |           |                                            | 30              | ns                              |
| t <sub>FB</sub>                 | Fall Time of BCLK                                                                                                                                                                                                                                                                                               | Measured from VIH to VIL                                                                                                                                      |           |                                            | 30              | ns                              |
| t <sub>HBF</sub>                | Hold Time, BCLK Low<br>to FS <sub>X/R</sub> High or Low                                                                                                                                                                                                                                                         |                                                                                                                                                               | 30        |                                            |                 | ns                              |
| t <sub>SFB</sub>                | Setup Time, FS <sub>X/R</sub><br>High to BCLK Low                                                                                                                                                                                                                                                               |                                                                                                                                                               | 30        |                                            |                 | ns                              |
| t <sub>DBD</sub>                | Delay Time, BCLK High<br>to Data Valid                                                                                                                                                                                                                                                                          | Load = 100 pF Plus 2 LSTTL Loads<br>$-40^{\circ}$ C to $+85^{\circ}$ C (TP3070-X)                                                                             |           |                                            | <b>80</b><br>90 | ns<br>ns                        |
| t <sub>DBZ</sub>                | Delay Time, BCLK Low to $D_X0/1$<br>Disabled if FS <sub>X</sub> Low, FS <sub>X</sub> Low to<br>$D_X0/1$ disabled if 8th BCLK<br>Low, or BCLK High to $D_X0/1$<br>Disabled if FS <sub>X</sub> High                                                                                                               | $D_X0/1$ Disabled is measured at $V_{OL}$<br>or $V_{OH}$ according to <i>Figure 5</i> or<br><i>Figure 6</i><br>-40°C to +85°C (TP3070-X)                      | <b>15</b> |                                            | <b>80</b>       | ns                              |
| t <sub>DBT</sub>                | Delay Time, BCLK High to $\overline{TS}_X$<br>Low if $FS_X$ High, or $FS_X$ High to<br>$\overline{TS}_X$ Low if BCLK High (Non<br>Delayed Mode); BCLK High to<br>$\overline{TS}_X$ Low (Delayed Data Mode)                                                                                                      | Load = 100 pF Plus 2 LSTTL Loads                                                                                                                              |           |                                            | 60              | ns                              |
| t <sub>ZBT</sub>                | $\begin{array}{l} \hline TRI-STATE Time, BCLK Low to \\ \hline \overline{TS}_X \mbox{High if } FS_X \mbox{Low, } FS_X \mbox{Low} \\ to \ \overline{TS}_X \mbox{High if } 8th \mbox{BCLK \mbox{Low, } or} \\ \hline BCLK \mbox{High to } \overline{TS}_X \mbox{High if } FS_X \\ \hline \mbox{High} \end{array}$ |                                                                                                                                                               | 15        |                                            | 60              | ns                              |
| t <sub>DFD</sub>                | Delay Time, FS <sub>X/R</sub><br>High to Data Valid                                                                                                                                                                                                                                                             | Load = 100 pF Plus 2 LSTTL Loads,<br>Applies if $FS_{X/R}$ Rises Later than<br>BCLK Rising Edge in Non-Delayed<br>Data Mode Only<br>-40°C to +85°C (TP3070-X) |           |                                            | <b>80</b><br>90 | ns                              |
| t <sub>SDB</sub>                | Setup Time, D <sub>R</sub> 0/1<br>Valid to BCLK Low                                                                                                                                                                                                                                                             |                                                                                                                                                               | 30        |                                            |                 | ns                              |
| t <sub>HBD</sub>                | Hold Time, BCLK                                                                                                                                                                                                                                                                                                 |                                                                                                                                                               | 15        |                                            |                 | ns                              |

|          |                                                                   | section for test methods information.                                             | N   | <b>T</b> |                  |          |
|----------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|----------|------------------|----------|
| Symbol   | Parameter ONTROL PORT TIMING                                      | Conditions                                                                        | Min | Тур      | Max              | Uni      |
| CCLK     | Frequency of CCLK                                                 |                                                                                   |     |          | 2048             | kH       |
| WCH      | Period of CCLK High                                               | Measured from V <sub>IH</sub> to V <sub>IH</sub>                                  | 160 |          |                  | ns       |
| WCL      | Period of CCLK Low                                                | Measured from VIL to VIL                                                          | 160 |          |                  | ns       |
| RC       | Rise Time of CCLK                                                 | Measured from VIL to VIH                                                          |     |          | 50               | ns       |
| FC       | Fall Time of CCLK                                                 | Measured from V <sub>IH</sub> to V <sub>IL</sub>                                  |     |          | 50               | ns       |
| HCS      | Hold Time, CCLK Low to CS Low                                     | CCLK1                                                                             | 10  |          |                  | ns       |
| HSC      | Hold Time, CCLK<br>Low to CS High                                 | CCLK 8                                                                            | 100 |          |                  | ns       |
| SSC      | Setup Time, CS<br>Transition to CCLK Low                          |                                                                                   | 60  |          |                  | ns       |
| SSCO     | Setup Time, CS<br>Transition to CCLK High                         |                                                                                   | 50  |          |                  | ns       |
| SDC      | Setup Time, CI (CI/O)<br>Data In to CCLK Low                      |                                                                                   | 50  |          |                  | ns       |
| HCD      | Hold Time, CCLK<br>Low to CI/O Invalid                            |                                                                                   | 50  |          |                  | ns       |
| DCD      | Delay Time, CCLK High<br>to CI/O Data Out Valid                   | Load = 100 pF plus 2 LSTTL Loads<br>$-40^{\circ}$ C to $+85^{\circ}$ C (TP3070-X) |     |          | <b>80</b><br>100 | ns<br>ns |
| DSD      | Delay Time, <del>CS</del> Low<br>to CO (CI/O) Valid               | Applies Only if Separate<br>CS used for Byte 2<br>-40°C to +85°C (TP3070-X)       |     |          | <b>80</b><br>100 | ns       |
| DDZ      | Delay Time, CS or 9th<br>CCLK High to CO<br>(CI/O) High Impedance | Applies to Earlier of CS High or 9th<br>CCLK High                                 | 15  |          | 80               | ns       |
| NTERFAC  | E LATCH TIMING                                                    |                                                                                   |     |          | 1                |          |
| SLC      | Setup Time, IL to<br>CCLK 8 of Byte 1                             | Interface Latch Inputs Only                                                       | 100 |          |                  | ns       |
| HCL      | Hold Time, IL Valid from<br>8th CCLK Low (Byte 1)                 |                                                                                   | 50  |          |                  | ns       |
| DCL      | Delay Time CCLK 8 of<br>Byte 2 to IL                              | Interface Latch Outputs Only $C_L = 50 \text{ pF}$                                |     |          | 200              | ns       |
| MASTER F | RESET PIN                                                         |                                                                                   |     |          |                  |          |
| WMR      | Duration of<br>Master Reset High                                  |                                                                                   | 1   |          |                  | με       |





## **Transmission Characteristics**

Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for  $V_{CC} = +5V \pm 5\%$ ,  $V_{BB} = -5V \pm 5\%$ ;  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$  ( $-40^{\circ}C$  to  $+85^{\circ}C$  for TP3070-X) by correlation with 100% electrical testing at  $T_A = 25^{\circ}C$ . f = 1015.625 Hz,  $VF_XI = 0$  dBm0,  $D_R0$  or  $D_R1 = 0$  dBm0 PCM code. Transmit and receive gains programmed for maximum 0 dBm0 test levels (0 dB gain), hybrid balance filter disabled. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at  $V_{CC} = +5V$ ,  $V_{BB} = -5V$ ,  $T_A = 25^{\circ}C$ .

| Symbol           | Parameter         | Conditions                                                          | Min   | Тур   | Max          | Units    |
|------------------|-------------------|---------------------------------------------------------------------|-------|-------|--------------|----------|
| AMPLITU          | DE RESPONSE       |                                                                     |       |       |              |          |
|                  | Absolute Levels   | The Maximum 0 dBm0 Levels are:                                      |       |       |              |          |
|                  |                   | VF <sub>X</sub> I                                                   |       | 1.619 |              | Vrms     |
|                  |                   | VF <sub>R</sub> O (15 kΩ Load)                                      |       | 1.964 |              | Vrms     |
|                  |                   | The Minimum 0 dBm0 Levels are:                                      |       |       |              |          |
|                  |                   | VF <sub>X</sub> I                                                   |       | 87.0  |              | mVrm     |
|                  |                   | $VF_{RO}$ (Any Load $\geq$ 300 $\Omega$ )                           |       | 105.0 |              | mVrm     |
|                  |                   | Overload Levels are 3.17 dBm0 (µLaw)                                |       |       |              |          |
|                  |                   | and 3.14 dBm0 (A-Law)                                               |       |       |              |          |
| G <sub>XA</sub>  | Transmit Gain     | Transmit Gain Programmed for Maximum                                |       |       |              |          |
|                  | Absolute Accuracy | 0 dBm0 Test Level. (All 1's in gain register)                       |       |       |              |          |
|                  |                   | Measure Deviation of Digital Code from                              |       |       |              |          |
|                  |                   | Ideal 0 dBm0 PCM Code at D <sub>X</sub> 0/1.                        |       |       |              |          |
|                  |                   | $T_A = 25^{\circ}C$                                                 | -0.15 |       | 0.15         | dB       |
| G <sub>XAG</sub> | Transmit Gain     | $T_A = 25^{\circ}C, V_{CC} = 5V, V_{BB} = 5V$                       |       |       |              |          |
|                  | Variation with    | Programmed Gain from 0 dB to 19 dB                                  |       |       |              |          |
|                  | Programmed Gain   | (0 dBm0 Levels of 1.619 Vrms to                                     |       |       |              |          |
|                  |                   | 0.182 Vrms)                                                         | -0.1  |       | 0.1          | dB       |
|                  |                   | Programmed Gain from 19.1 dB to 25.4 dB                             |       |       |              |          |
|                  |                   | (0 dBm0 Levels of 0.180 Vrms to                                     |       |       |              |          |
|                  |                   | 0.087 Vrms)                                                         | -0.3  |       | 0.3          | dB       |
|                  |                   | Note: $\pm 0.1 \text{ dB min/max}$ is available as a selected part. |       |       |              |          |
| G <sub>XAF</sub> | Transmit Gain     | Relative to 1015.625 Hz, (Note 4)                                   |       |       |              |          |
|                  | Variation with    | Minimum Gain < G <sub>X</sub> < Maximum Gain                        |       |       |              |          |
|                  | Frequency         | f = 60 Hz                                                           |       |       | -26          | dB       |
|                  |                   | f = 200 Hz                                                          | -1.8  |       | -0.1         | dB       |
|                  |                   | f = 300  Hz to  3000  Hz                                            | -0.15 |       | 0.15         | dB       |
|                  |                   | f = 3400 Hz<br>f = 4000 Hz                                          | -0.7  |       | 0.0<br>14    | dB       |
|                  |                   | f = 4000  Hz<br>$f \ge 4600 \text{ Hz}$ . Measure Response          |       |       | - 14<br>- 32 | dB<br>dB |
|                  |                   | at Alias Frequency from 0 kHz to 4 kHz.                             |       |       | -32          | ub ub    |
|                  |                   | $G_X = 0 \text{ dB}, VF_X I = 1.619 \text{ Vrms}$                   |       |       |              |          |
|                  |                   | Relative to 1015.625 Hz                                             |       |       |              |          |
|                  |                   | f = 62.5 Hz                                                         |       |       | -24.9        | dB       |
|                  |                   | f = 203.125 Hz                                                      | - 1.7 |       | -0.1         | dB       |
|                  |                   | f = 343.75 Hz                                                       | -0.15 |       | 0.15         | dB       |
|                  |                   | f = 515.625 Hz                                                      | -0.15 |       | 0.15         | dB       |
|                  |                   | f = 2140.625 Hz                                                     | -0.15 |       | 0.15         | dB       |
|                  |                   | f = 3156.25 Hz                                                      | -0.15 |       | 0.15         | dB       |
|                  |                   | f = 3406.250 Hz                                                     | -0.74 |       | 0.0          | dB       |
|                  |                   | f = 3984.375 Hz                                                     |       |       | - 13.5       | dB       |
|                  |                   | Relative to 1062.5 Hz (Note 4)                                      |       |       |              |          |
|                  |                   | f = 5250 Hz, Measure 2750 Hz                                        |       |       | -32          | dB       |
|                  |                   | f = 11750 Hz, Measure 3750 Hz                                       |       |       | -32          | dB       |
|                  | 1                 | f = 49750 Hz, Measure 1750 Hz                                       | 1     | 1     | -32          | dB       |

## Transmission Characteristics (Continued)

Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for  $V_{CC} = +5V \pm 5\%$ ,  $V_{BB} = -5V \pm 5\%$ ;  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$  ( $-40^{\circ}C$  to  $+85^{\circ}C$  for TP3070-X) by correlation with 100% electrical testing at  $T_A = 25^{\circ}C$ . f = 1015.625 Hz,  $VF_XI = 0$  dBm0,  $D_R0$  or  $D_R1 = 0$  dBm0 PCM code. Transmit and receive gains programmed for maximum 0 dBm0 test levels (0 dB gain), hybrid balance filter disabled. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at  $V_{CC} = +5V$ ,  $V_{BB} = -5V$ ,  $T_A = 25^{\circ}C$ .

| Symbol           | Parameter                  | Conditions                                                          | Min            | Тур | Мах           | Unit     |
|------------------|----------------------------|---------------------------------------------------------------------|----------------|-----|---------------|----------|
| AMPLITU          | DE RESPONSE (Continued)    |                                                                     |                |     |               |          |
| G <sub>XAT</sub> | Transmit Gain              | Measured Relative to $G_{XA}$ , $V_{CC} = 5V$ ,                     |                |     |               |          |
|                  | Variation with             | $V_{BB} = -5V,$                                                     | -0.1           |     | 0.1           | dB       |
|                  | Temperature                | Minimum gain $< G_X < Maximum Gain$                                 |                |     |               |          |
|                  |                            | -40°C to +85°C (TP3070-X)                                           | -0.15          |     | 0.15          | dB       |
| G <sub>XAL</sub> | Transmit Gain              | Sinusoidal Test Method.                                             |                |     |               |          |
|                  | Variation with Signal      | Reference Level $= 0 \text{ dBm0}.$                                 |                |     |               |          |
|                  | Level                      | $VF_XI = -40 \text{ dBm0} \text{ to} + 3 \text{ dBm0}$              | -0.2           |     | 0.2           | dB       |
|                  |                            | $VF_XI = -50 \text{ dBm0} \text{ to} -40 \text{ dBm0}$              | -0.4           |     | 0.4           | dB       |
|                  |                            | $VF_XI = -55 \text{ dBm0 to } -50 \text{ dBm0}$                     | - 1.2          |     | 1.2           | dB       |
| G <sub>RA</sub>  | Receive Gain               | Receive Gain Programmed for Maximum                                 |                |     |               |          |
|                  | Absolute Accuracy          | 0 dBm0 Test Level (All 1's in                                       |                |     |               |          |
|                  |                            | Gain Register). Apply 0 dBm0 PCM Code                               |                |     |               |          |
|                  |                            | to D <sub>R</sub> 0 or D <sub>R</sub> 1. Measure VF <sub>R</sub> O. |                |     |               |          |
|                  |                            | $T_A = 25^{\circ}C$                                                 | -0.15          |     | 0.15          | dB       |
| G <sub>RAG</sub> | Receive Gain               | $T_A = 25^{\circ}C, V_{CC} = 5V, V_{BB} = -5V$                      |                |     |               |          |
|                  | Variation with             | Programmed Gain from 0 dB to 19 dB                                  |                |     |               |          |
|                  | Programmed Gain            | (0 dBm0 Levels of 1.964 Vrms to                                     |                |     |               |          |
|                  |                            | 0.220 Vrms)                                                         | -0.1           |     | 0.1           | dB       |
|                  |                            | Programmed Gain from 19.1 dB to 25.4 dB                             |                |     |               |          |
|                  |                            | (0 dBm0 Levels of 0.218 Vrms to                                     |                |     |               |          |
|                  |                            | 0.105 Vrms)                                                         | -0.3           |     | 0.3           | dB       |
| _                |                            | Note: ± 0.1 dB min/max is available as a selected part.             |                |     |               |          |
| G <sub>RAT</sub> | Receive Gain               | Measured Relative to G <sub>RA</sub> .                              |                |     |               | 15       |
|                  | Variation with Temperature | $V_{CC} = 5V, V_{BB} = -5V.$                                        | -0.1           |     | 0.1           | dB       |
|                  |                            | Minimum Gain $< G_R < Maximum Gain$                                 | 0.15           |     | 0.45          | 15       |
|                  |                            | -40°C to +85°C (TP3070-X)                                           | -0.15          |     | 0.15          | dB       |
| G <sub>RAF</sub> | Receive Gain               | Relative to 1015.625 Hz, (Note 4)                                   |                |     |               |          |
|                  | Variation with Frequency   | $D_R0 \text{ or } D_R1 = 0 \text{ dBm0 code.}$                      |                |     |               |          |
|                  |                            | Minimum Gain $< G_R < Maximum Gain$                                 | 0.05           |     | 0.45          | -10      |
|                  |                            | f = 200  Hz                                                         | -0.25          |     | 0.15          | dB       |
|                  |                            | f = 300  Hz to 3000 Hz                                              | -0.15          |     | 0.15          | dB       |
|                  |                            | f = 3400  Hz                                                        | -0.7           |     | 0.0           | dB       |
|                  |                            | f = 4000  Hz                                                        |                |     | -14           | dB       |
|                  |                            | $G_R = 0 dB, D_R 0 = 0 dBm0 Code,$<br>$G_X = 0 dB (Note 4)$         |                |     |               |          |
|                  |                            | f = 296.875  Hz                                                     | -0.15          |     | 0.15          | dD       |
|                  |                            | f = 1875.00  Hz                                                     | -0.15<br>-0.15 |     | 0.15<br>0.15  | dB<br>dB |
|                  |                            | f = 2906.25  Hz                                                     | -0.15          |     | 0.15          | dB<br>dB |
|                  |                            | f = 2984.375 Hz                                                     | -0.15          |     | 0.15          | dB       |
|                  |                            | f = 3406.250  Hz                                                    | -0.74          |     | 0.0           | dB       |
|                  |                            | f = 3984.375 Hz                                                     | 0.77           |     | - <b>13.5</b> | dB       |
|                  |                            | = 3984.3/3 HZ                                                       |                |     |               |          |

## Transmission Characteristics (Continued)

Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for  $V_{CC} = +5V \pm 5\%$ ,  $V_{BB} = -5V \pm 5\%$ ;  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$  ( $-40^{\circ}C$  to  $+85^{\circ}C$  for TP3070-X) by correlation with 100% electrical testing at  $T_A = 25^{\circ}C$ . f = 1015.625 Hz,  $VF_XI = 0$  dBm0,  $D_R0$  or  $D_R1 = 0$  dBm0 PCM code. Transmit and receive gains programmed for maximum 0 dBm0 test levels (0 dB gain), hybrid balance filter disabled. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at  $V_{CC} = +5V$ ,  $V_{BB} = -5V$ ,  $T_A = 25^{\circ}C$ .

| Symbol            | Parameter                             | Conditions                                        | Min   | Тур | Max | Units |
|-------------------|---------------------------------------|---------------------------------------------------|-------|-----|-----|-------|
|                   | DE RESPONSE (Continued)               |                                                   |       |     |     |       |
| G <sub>RAL</sub>  | Receive Gain                          | Sinusoidal Test Method.                           |       |     |     |       |
| 1012              | Variation with Signal                 | Reference Level = 0 dBm0.                         |       |     |     |       |
|                   | Level                                 | $D_B0 = -40 \text{ dBm0 to} + 3 \text{ dBm0}$     | -0.2  |     | 0.2 | dB    |
|                   |                                       | $D_{\rm B}0 = -50  \rm dBm0  to -40  \rm dBm0$    | -0.4  |     | 0.4 | dB    |
|                   |                                       | $D_{\rm R}0 = -55  \rm dBm0  to - 50  \rm dBm0$   | - 1.2 |     | 1.2 | dB    |
|                   |                                       | $D_{\rm B}0 = 3.1 \mathrm{dBm0}$                  |       |     |     |       |
|                   |                                       | $R_{L} = 600\Omega, G_{R} = -0.5 \text{ dB}$      | -0.2  |     | 0.2 | dB    |
|                   |                                       | $R_{\rm L} = 300\Omega, G_{\rm B} = -1.2  \rm dB$ | -0.2  |     | 0.2 | dB    |
|                   | E DELAY DISTORTION WITH FREQU         |                                                   | 0.2   | 1   | 0.2 |       |
|                   |                                       |                                                   |       |     | 015 |       |
| D <sub>XA</sub>   | Tx Delay, Absolute                    | f = 1600 Hz                                       |       |     | 315 | μs    |
| D <sub>XR</sub>   | Tx Delay, Relative to D <sub>XA</sub> | f = 500-600  Hz                                   |       |     | 220 | μs    |
|                   |                                       | f = 600-800 Hz                                    |       |     | 145 | μs    |
|                   |                                       | f = 800-1000 Hz                                   |       |     | 75  | μs    |
|                   |                                       | f = 1000–1600 Hz                                  |       |     | 40  | μs    |
|                   |                                       | f = 1600-2600 Hz                                  |       |     | 75  | μs    |
|                   |                                       | f = 2600-2800 Hz                                  |       |     | 105 | μs    |
|                   |                                       | f = 2800-3000 Hz                                  |       |     | 155 | μs    |
| D <sub>RA</sub>   | Rx Delay, Absolute                    | f = 1600 Hz                                       |       |     | 200 | μs    |
| D <sub>RR</sub>   | Rx Delay, Relative to D <sub>RA</sub> | f = 500-1000 Hz                                   | -40   |     |     | μs    |
|                   |                                       | f = 1000–1600 Hz                                  | -30   |     |     | μs    |
|                   |                                       | f = 1600-2600 Hz                                  |       |     | 90  | μs    |
|                   |                                       | f = 2600 - 2800 Hz                                |       |     | 125 | μs    |
|                   |                                       | f = 2800 - 3000  Hz                               |       |     | 175 | μs    |
| NOISE             | •                                     |                                                   |       |     |     |       |
| N <sub>XC</sub>   | Transmit Noise, C Message             | (Note 1)                                          |       |     |     |       |
|                   | Weighted, µ-law Selected              | All '1's in Gain Register                         |       | 12  | 15  | dBrnC |
|                   |                                       |                                                   |       |     |     |       |
| N <sub>XP</sub>   | Transmit Noise, P Message             | (Note 1)                                          |       | -74 | -67 | dBm0  |
|                   | Weighted, A-law Selected              | All '1's in Gain Register                         |       |     |     |       |
| N <sub>RC</sub>   | Receive Noise, C Message              | PCM Code is Alternating Positive                  |       |     |     | -10   |
|                   | Weighted, µ-law Selected              | and Negative Zero                                 |       | 8   | 11  | dBrnC |
| N <sub>RP</sub>   | Receive Noise, P Message              | PCM Code Equals Positive Zero                     |       |     |     |       |
| INRP              |                                       | FOW CODE Equais FOSITIVE ZEIO                     |       | -82 | -79 | dBm0  |
|                   | Weighted, A-law Selected              |                                                   |       |     |     |       |
| N <sub>RS</sub>   | Noise, Single Frequency               | f = 0 kHz to 100 kHz, Loop Around                 |       |     | -53 | dBm0  |
|                   |                                       | Measurement, VF <sub>X</sub> I = 0 Vrms           |       |     | 50  | dbiik |
| PPSR <sub>X</sub> | Positive Power Supply Rejection,      | $V_{CC} = 5.0 V_{DC} + 100 \text{ mVrms}$         |       |     |     |       |
|                   | Transmit                              | f = 0  kHz - 4  kHz (Note 2)                      | 36    |     |     | dBC   |
|                   |                                       | f = 4  kHz - 50  kHz                              | 30    |     |     | dBC   |
| NPSR <sub>X</sub> | Negative Power Supply Rejection,      | $V_{BB} = -5.0 V_{DC} + 100 \text{ mVrms}$        |       |     |     |       |
|                   | Transmit                              | f = 0  kHz - 4  kHz (Note 2)                      | 36    |     |     | dBC   |
|                   |                                       | f = 4  kHz - 50  kHz                              | 30    |     |     | dBC   |
|                   |                                       |                                                   |       |     |     |       |
| PPSR <sub>R</sub> | Positive Power Supply Rejection,      | PCM Code Equals Positive Zero                     |       |     |     |       |
|                   | Receive                               | $V_{CC} = 5.0 V_{DC} + 100 \text{ mVrms}$         |       |     |     |       |
|                   |                                       | Measure VF <sub>R</sub> O                         |       |     |     |       |
|                   |                                       | f = 0 Hz - 4000 Hz                                | 36    |     |     | dBC   |
|                   |                                       | f = 4  kHz - 25  kHz                              | 40    |     |     | dB    |
|                   |                                       |                                                   |       |     |     |       |

## Transmission Characteristics (Continued)

Unless otherwise noted, limits printed in **BOLD** characters are guaranteed for  $V_{CC} = +5V \pm 5\%$ ,  $V_{BB} = -5V \pm 5\%$ ;  $T_A = 0^{\circ}C$  to  $+70^{\circ}C$  ( $-40^{\circ}C$  to  $+85^{\circ}C$  for TP3070-X) by correlation with 100% electrical testing at  $T_A = 25^{\circ}C$ . f = 1015.625 Hz,  $VF_XI = 0$  dBm0,  $D_F0$  or  $D_F1 = 0$  dBm0 PCM code. Transmit and receive gains programmed for maximum 0 dBm0 test levels (0 dB gain), hybrid balance filter disabled. All other limits are assured by correlation with other production tests and/or product design and characterization. All signals referenced to GND. Typicals specified at V<sub>CC</sub> = +5V, V<sub>BB</sub> =  $-5V, T_A = 25^{\circ}C.$ 

| Symbol                               | Parameter                                                                         | Conditions                                                                                                                                                                                                                                                                                              | Min                   | Тур | Max               | Unite                    |
|--------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-------------------|--------------------------|
| NOISE (Co                            | ontinued)                                                                         | •                                                                                                                                                                                                                                                                                                       |                       | -   |                   |                          |
| NPSR <sub>R</sub>                    | Negative Power Supply Rejection,<br>Receive                                       | $\begin{array}{l} \mbox{PCM Code Equals Positive Zero} \\ \mbox{V}_{BB} = -5.0 \ \mbox{V}_{DC} + 100 \ \mbox{mVrms} \\ \mbox{Measure VF}_{RO} \\ \mbox{f} = 0 \ \mbox{Hz} - 4000 \ \mbox{Hz} \\ \mbox{f} = 4 \ \mbox{Hz} - 25 \ \mbox{Hz} \\ \mbox{f} = 25 \ \mbox{Hz} - 50 \ \mbox{Hz} \\ \end{array}$ | <b>36</b><br>40<br>36 |     |                   | dBC<br>dB<br>dB          |
| SOS                                  | Spurious Out-of-Band Signals<br>at the Channel Output                             | 0 dBm0, 300 Hz to 3400 Hz Input PCM<br>Code Applied at D <sub>R</sub> 0 (or D <sub>R</sub> 1)<br>4600 Hz-7600 Hz<br>7600 Hz-8400 Hz<br>8400 Hz-50,000 Hz                                                                                                                                                |                       |     | -30<br>-40<br>-30 | dB<br>dB<br>dB           |
| DISTORTI                             | ON                                                                                |                                                                                                                                                                                                                                                                                                         |                       |     |                   |                          |
| STD <sub>X</sub><br>STD <sub>R</sub> | Signal to Total Distortion<br>Transmit or Receive<br>Half-Channel, μ-law Selected | Sinusoidal Test Method<br>Level = $3.0 \text{ dBm0}$<br>= $0 \text{ dBm0}$ to $- 30 \text{ dBm0}$<br>= $-40 \text{ dBm0}$<br>= $-45 \text{ dBm0}$                                                                                                                                                       | 33<br>36<br>30<br>25  |     |                   | dBC<br>dBC<br>dBC<br>dBC |
| STD <sub>RL</sub>                    | Signal to Total Distortion<br>Receive with<br>Resistive Load                      | $ \begin{array}{l} \mbox{Sinusoidal Test Method} \\ \mbox{Level} = +3.1 \mbox{ dBm0} \\ \mbox{R}_L = 600\Omega, \mbox{ G}_R = -0.5 \mbox{ dB} \\ \mbox{R}_L = 300\Omega, \mbox{ G}_R = -1.2 \mbox{ dB} \end{array} $                                                                                    | 33<br><b>33</b>       |     |                   | dBC<br>dBC               |
| SFD <sub>X</sub>                     | Single Frequency Distortion,<br>Transmit                                          |                                                                                                                                                                                                                                                                                                         |                       |     | -46               | dB                       |
| SFD <sub>R</sub>                     | Single Frequency Distortion,<br>Receive                                           |                                                                                                                                                                                                                                                                                                         |                       |     | -46               | dB                       |
| IMD                                  | Intermodulation Distortion                                                        | Transmit or Receive<br>Two Frequencies in the Range<br>300 Hz–3400 Hz                                                                                                                                                                                                                                   |                       |     | -41               | dB                       |
| CROSSTA                              | LK                                                                                |                                                                                                                                                                                                                                                                                                         |                       |     |                   |                          |
| CT <sub>X-R</sub>                    | Transmit to Receive Crosstalk,<br>0 dBm0 Transmit Level                           | f = 300  Hz - 3400  Hz                                                                                                                                                                                                                                                                                  |                       | -90 | -75               | dB                       |
| CT <sub>R-X</sub>                    | Receive to Transmit Crosstalk,<br>0 dBm0 Receive Level                            | f = 300 Hz-3400 Hz<br>(Note 2)                                                                                                                                                                                                                                                                          |                       | -90 | -70               | dB                       |

Note 2:  $PPSR_X$ ,  $NPSR_X$ , and  $CT_{R-X}$  are measured with a -50 dBm0 activation signal applied to  $VF_XI$ .

Note 3: A signal is Valid if it is above V<sub>IH</sub> or below V<sub>IL</sub> and Invalid if it is between V<sub>IL</sub> and V<sub>IH</sub>. For the purposes of this specification the following conditions apply: a) All input signals are defined as: V\_{IL} = 0.4V, V\_{IH} = 2.7V,  $t_{\rm R}$  < 10 ns,  $t_{\rm F}$  < 10 ns.

b)  $t_{\textrm{R}}$  is measured from  $\textrm{V}_{\textrm{IL}}$  to  $\textrm{V}_{\textrm{IH}}.$   $t_{\textrm{F}}$  is measured from  $\textrm{V}_{\textrm{IH}}$  to  $\textrm{V}_{\textrm{IL}}.$ 

c) Delay Times are measured from the input signal Valid to the output signal Valid.

d) Setup Times are measured from the data input Valid to the clock input Invalid.

e) Hold Times are measured from the clock signal Valid to the data input Invalid.

f) Pulse widths are measured from  $V_{\text{IL}}$  to  $V_{\text{IL}}$  or from  $V_{\text{IH}}$  to  $V_{\text{IH}}$ 

Note 4: A multi-tone test technique is used.

| DEFINITIONS                        |                                                                                                                                                                                                                                               | Rise Time        | Rise times are designated as $t_{Ryy}$ , when                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| √ <sub>IH</sub>                    | $V_{\text{IH}}$ is the D.C. input level above which<br>an input level is guaranteed to appear as<br>a logical one. This parameter is to be                                                                                                    |                  | yy represents a mnemonic of the sign whose rise time is being specified. $t_{Ryy}$ measured from V <sub>IL</sub> to V <sub>IH</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                    | measured by performing a functional test<br>at reduced clock speeds and nominal<br>timing, (i.e., not minimum setup and hold<br>times or output strobes), with the high                                                                       | Fall Time        | Fall times are designated as $t_{Fyy}$ , where yy represents a mnemonic of the sign whose fall time is being specified. $t_{Fyy}$ measured from $V_{IH}$ to $V_{IL}.$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                    | level of all driving signals set to $V_{\text{IH}}$ and maximum supply voltages applied to the device.                                                                                                                                        | Pulse Width High | The high pulse width width is designate as $t_{WzzH}$ , where zz represents the mmonic of the input or output signal whose                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| V <sub>IL</sub>                    | V <sub>IL</sub> is the D.C. input level below which an<br>input level is guaranteed to appear as a<br>logical zero to the device. This parame-                                                                                                |                  | pulse width is being specified. High puls widths are measured from $V_{IH}$ to $V_{IH}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                    | ter is measured in the same manner as $V_{IH}$ but with all driving signal low levels set to $V_{IL}$ and minimum supply voltages applied to the device.                                                                                      | Pulse Width Low  | The low pulse width is designated a $t_{WZL}$ , where $zz$ represents the mnemon of the input or output signal whose puls width is being specified. Low pulse width are measured from V <sub>IL</sub> to V <sub>IL</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| V <sub>OH</sub>                    | V <sub>OH</sub> is the minimum D.C. output level to<br>which an output placed in a logical one<br>state will converge when loaded at the<br>maximum specified load current.                                                                   | Setup Time       | Setup times are designated as $t_{Swww}$ where ww represents the mnemonic the input signal whose setup time is beir specified relative to a clock or strobe i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Vol                                | V <sub>OL</sub> is the maximum D.C. output level to<br>which an output placed in a logical zero<br>state will converge when loaded at the<br>maximum constitute lead eutrept                                                                  |                  | put represented by mnemonic xx. Setu<br>times are measured from the ww Valid<br>xx Invalid.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Threshold Region                   | maximum specified load current.<br>The threshold region is the range of in-<br>put voltages between V <sub>IL</sub> and V <sub>IH</sub> .                                                                                                     | Hold Time        | Hold times are designated as $T_{Hwwo}$ where ww represents the mnemonic the input signal whose hold time is being the second time time time time is being the second time time time time time time time time |
| Valid Signal                       | A signal is Valid if it is in one of the valid logic states. (i.e., above $V_{IH}$ or below $V_{IL}$ ). In timing specifications, a signal is deemed valid at the instant it enters a valid state.                                            | Delay Time       | specified relative to a clock or strobe i<br>put represented by the mnemonic x<br>Hold times are measured from xx Valid<br>ww Invalid.<br>Delay times are designated a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| nvalid signal                      | A signal is invalid if it is not in a valid logic state, i.e., when it is in the threshold region between $V_{\rm IL}$ and $V_{\rm IH}$ . In timing specifications, a signal is deemed Invalid at the instant it enters the threshold region. | ·                | T <sub>Dxxyy</sub> [ IHIL], where xx represents the<br>mnemonic of the input reference sign<br>and yy represents the mnemonic of the<br>output signal whose timing is being spec-<br>fied relative to xx. The mnemonic may of<br>tionally be terminated by an H or L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TIMING CONVEN                      | TIONS                                                                                                                                                                                                                                         |                  | specify the high going or low going tra<br>sition of the output signal. Maximum d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| For the purposes conventions apply | of this timing specification the following                                                                                                                                                                                                    |                  | lay times are measured from xx Valid yy Valid. Minimum delay times are me                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                    | All input signals may be characterized as: $V_L=0.4V,V_H=2.4V,t_R<$ 10 ns, $t_F<$ 10 ns.                                                                                                                                                      |                  | sured from xx Valid to yy Invalid. This p<br>rameter is tested under the load cond<br>tions specified in the Conditions colum                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                    | The period of the clock signal is designated as $t_{PXX}$ where $_{XX}$ represents the mnemonic of the clock signal being specified.                                                                                                          |                  | of the Timing Specifications section this datasheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                    |                                                                                                                                                                                                                                               |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                    |                                                                                                                                                                                                                                               |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                    |                                                                                                                                                                                                                                               |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |







National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.