## UC1842A-EP, UC1843A-EP, UC1844A-EP, UC1845A-EP CURRENT-MODE PWM CONTROLLER

SGLS134D - SEPTEMBER 2002 - REVISED JANUARY 2013

- Controlled Baseline
  - One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product Change Notification
- Qualification Pedigree<sup>†</sup>
- Optimized for Off-line and DC-to-DC Converters
- Low Start Up Current (<0.5 mA)</li>
- Trimmed Oscillator Discharge Current
- <sup>†</sup> Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

- Automatic Feed Forward Compensation
- Pulse-by-Pulse Current Limiting
- Enhanced Load Response Characteristics
- Under-Voltage Lockout With Hysteresis
- Double Pulse Suppression
- High Current Totem Pole Output
- Internally Trimmed Bandgap Reference
- 500 kHz Operation
- Low R<sub>O</sub> Error Amp



#### description

The UC1842A/3A/4A/5A family of control ICs is a pin-for-pin compatible improved version of the UC3842/3/4/5 family. Providing the necessary features to control current mode switched mode power supplies, this family has the following improved features. Start up current is guaranteed to be less than 0.5 mA. Oscillator discharge is trimmed to 8.3 mA. During under voltage lockout, the output stage can sink at least 10 mA at less than 1.2 V for  $V_{CC}$  over 5 V.

The difference between members of this family are shown in the table below.

| PART NUMBER | UVLO ON | UVLO OFF | MAXIMUM DUTY CYCLE |
|-------------|---------|----------|--------------------|
| UC1842A     | 16 V    | 10 V     | <100%              |
| UC1843A     | 8.5 V   | 7.9 V    | <100%              |
| UC1844A     | 16 V    | 10 V     | <50%               |
| UC1845A     | 8.5 V   | 7.9 V    | <50%               |

### ORDERING INFORMATION<sup>‡</sup>

| T <sub>A</sub> | PACKAGE <sup>‡</sup> |               | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|----------------------|---------------|--------------------------|---------------------|
| -55°C to 125°C | SOP - D              | Tape and reel | UC1842AMDREP             | 1842AME             |
| -55°C to 125°C | SOP - D              | Tape and reel | UC1843AMDREP             | 1843AME             |
| -55°C to 125°C | SOP - D              | Tape and reel | UC1844AMDREP             | 1844AME             |
| -55°C to 125°C | SOP – D              | Tape and reel | UC1845AMDREP             | 1845AME             |

<sup>&</sup>lt;sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design quidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## UC1842A-EP, UC1843A-EP, UC1844A-EP, UC1845A-EP CURRENT-MODE PWM CONTROLLER

SGLS134D - SEPTEMBER 2002 - REVISED JANUARY 2013

## block diagram



NOTES: 1. Toggle flip flop used only in 1844A and 1845A.

### **Ordering Information**



## UC1842A-EP, UC1843A-EP, UC1844A-EP, UC1845A-EP CURRENT-MODE PWM CONTROLLER

SGLS134D - SEPTEMBER 2002 - REVISED JANUARY 2013

| absolute maximum ratings over operating free-air temperature range (unless o | therwise noted) <sup>†‡</sup> |
|------------------------------------------------------------------------------|-------------------------------|
| V <sub>CC</sub> voltage (low impedance source)                               | 30 V                          |
| V <sub>CC</sub> voltage (I <sub>CC</sub> mA)                                 | self limiting                 |
| Output current, I <sub>O</sub>                                               | ±1 A                          |
| Output energy (capacitive load)                                              | 5 μJ                          |
| Analog Inputs (pins 2, 3)                                                    | 0.3 V to 6.3 V                |
| Error Amp Output Sink current                                                | 10 mA                         |
| Power Dissipation at T <sub>A</sub> < 25°C                                   | 1 W                           |
| Package thermal impedance, θ <sub>JA</sub> (see Note 1):                     | 97°C/W                        |
| Storage temperature range, T <sub>stg</sub>                                  | –65°C to 150°C                |
| Maximum junction temperature, T <sub>J</sub>                                 | 150°C                         |
| Lead temperature soldering 1,6 mm (1/16 inch) from case for 10 seconds       | 260°C                         |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: Long term high-temperature storage and/or extended use at maximum recommended operating conditions may result in a reduction of overall device life. See http://www.ti.com/ep\_quality for additional information on enhanced plastic packaging.

## electrical characteristics, $T_A$ = -55°C to 125°C for the UC184xAM-EP, $V_{CC}$ = 15 V (see Note 1), $R_T$ = 10 k $\Omega$ , $C_T$ = 3.3 nF, and $T_A$ = $T_J$ (unless otherwise stated)

| PARAMETER                      | TEST COND                               | TEST CONDITIONS                         |      |      | MAX  | UNITS |
|--------------------------------|-----------------------------------------|-----------------------------------------|------|------|------|-------|
| Reference Section              |                                         |                                         |      |      |      |       |
| Output voltage                 | $T_J = 25^{\circ}C$ , $I_O = 1$ mA      |                                         | 4.95 | 5    | 5.05 | V     |
| Line regulation voltage        | V <sub>IN</sub> = 12 V to 25 V          |                                         |      | 6    | 20   | mV    |
| Load regulation voltage        | I <sub>O</sub> = 1 mA to 20 mA          |                                         |      | 6    | 25   | mV    |
| Temperature stability          | See Notes NO TAG and NO T               | ĀG                                      |      | 0.2  | 0.4  | mV/°C |
| Total output variation voltage | Line, Load, Temp.                       |                                         | 4.9  |      | 5.1  | V     |
| Output noise voltage           | f = 10 Hz to 10 kHz,<br>See Note NO TAG |                                         |      | 50   |      | μV    |
| Long term stability            | 1000 hours, See Note 2                  | T <sub>A</sub> = 125°C                  |      | 5    | 25   | mV    |
| Output short-circuit current   |                                         |                                         | -30  | -100 | -180 | mA    |
| Oscillator Section             |                                         |                                         |      |      |      |       |
| Initial accuracy               | See Note NO TAG                         | $T_J = 25^{\circ}C$                     | 47   | 52   | 57   | kHz   |
| Voltage stability              | V <sub>CC</sub> = 12 V to 25 V          |                                         |      | 0.2% | 1%   |       |
| Temperature stability          | T <sub>A</sub> = MIN to MAX, See Note 2 | T <sub>A</sub> = MIN to MAX, See Note 2 |      |      |      |       |
| Amplitude peak-to-peak         | V pin 4, See Note 2                     | V pin 4, See Note 2                     |      |      |      | V     |
| Discharge current              | Vinin 4 OV See Note C                   | $T_J = 25^{\circ}C$                     | 7.8  | 8.3  | 8.8  |       |
| Discharge current              | V pin 4 = 2 V, See Note 3               | $T_J = Full range$                      | 7.5  |      | 8.8  | mA    |

NOTES: 1. Adjust  $V_{CC}$  above the start threshold before setting at 15 V.

- 2. Not production tested.
- 3. This parameter is measured with  $R_T$  = 10 k $\Omega$  to  $V_{REF}$ . This contributes approximately 300  $\mu$ A of current to the measurement. The total current flowing into the  $R_{T/C}$  pin will be approximately 300  $\mu$ A higher than the measured value.



<sup>&</sup>lt;sup>‡</sup> Unless otherwise indicated, voltages are reference to ground and currents are positive into and negative out of the specified terminals.

# UC1842A-EP, UC1843A-EP, UC1844A-EP, UC1845A-EP CURRENT-MODE PWM CONTROLLER

SGLS134D - SEPTEMBER 2002 - REVISED JANUARY 2013

## electrical characteristics, $T_A$ = -55°C to 125°C for the UC184xAM-EP, $V_{CC}$ = 15 V (see Note 1), $R_T$ = 10 $k\Omega$ , $C_T$ = 3.3 nF, and $T_A$ = $T_J$ (unless otherwise stated)

| PARAMETER                                 | TEST COND                                       | TEST CONDITIONS            |      |      |      | UNITS |
|-------------------------------------------|-------------------------------------------------|----------------------------|------|------|------|-------|
| Error Amplifier Section                   | •                                               |                            | 1    |      |      |       |
| Input voltage                             | COMP = 2.5 V                                    |                            | 2.45 | 2.5  | 2.55 | ٧     |
| Input bias current                        |                                                 |                            |      | -0.3 | -1   | μА    |
| Open loop voltage gain (A <sub>VOL)</sub> | V <sub>O</sub> = 2 V to 4 V                     |                            | 65   | 90   |      | dB    |
| Unity gain bandwidth                      | See Note 2                                      | T <sub>J</sub> = 25°C      | 0.7  | 1    |      | MHz   |
| PSRR                                      | V <sub>CC</sub> = 12 V to 25 V                  |                            | 60   | 70   |      | dB    |
| Output sink current                       | FB = 2.7 V, COMP = 1.1 V                        |                            | 2    | 6    |      | mA    |
| Output source current                     | FB = 2.3 V, COMP = 5 V                          |                            | -0.5 | -0.8 |      | mA    |
| V <sub>OUT</sub> high                     | FB = 2.3 V, $R_L$ = 15 k $\Omega$ to GN         | ND                         | 5    | 6    |      | ٧     |
| V <sub>OUT</sub> low                      | FB = 2.7 V, $R_L$ = 15 k $\Omega$ to $V_F$      | REF                        |      | 0.7  | 1.1  | ٧     |
| Current Sense Section                     |                                                 |                            |      |      |      |       |
| Gain                                      | See Note 3 and Note 4                           |                            | 2.85 | 3    | 3.15 | V/V   |
| Maximum input signal                      | COMP = 5 V, See Note 3                          |                            | 0.9  | 1    | 1.1  | ٧     |
| PSRR                                      | V <sub>CC</sub> = 12 V to 25 V, See Not         | e 3                        |      | 70   |      | dB    |
| Input bias current                        |                                                 |                            |      | -2   | -10  | μΑ    |
| Delay to output                           | I <sub>SENSE</sub> = 0 V to 2 V, See Not        | e 2                        |      | 150  | 300  | ns    |
| Output Section (OUT)                      |                                                 |                            |      |      |      |       |
|                                           | I <sub>OUT</sub> = 20 mA                        |                            | 0.1  | 0.4  | V    |       |
| Low-level output voltage                  | I <sub>OUT</sub> = 200 mA                       | I <sub>OUT</sub> = 200 mA  |      |      |      |       |
| I Pak la al a la la la la la la           | I <sub>OUT</sub> = -20 mA                       | I <sub>OUT</sub> = -20 mA  |      |      |      | ٧     |
| High-level output voltage                 | I <sub>OUT</sub> = -200 mA                      | I <sub>OUT</sub> = -200 mA |      |      |      |       |
| Rise time                                 | C <sub>L</sub> = 1 nF, See Note 2               | T <sub>J</sub> = 25°C      |      | 50   | 150  | ns    |
| Fall time                                 | C <sub>L</sub> = 1 nF, See Note 2               | T <sub>J</sub> = 25°C      |      | 50   | 150  | ns    |
| UVLO saturation                           | V <sub>CC</sub> = 5 V, I <sub>OUT</sub> = 10 mA |                            |      | 0.7  | 1.2  | ٧     |
| Undervoltage Lockout Section              |                                                 |                            |      |      |      |       |
|                                           |                                                 | UC1842A,<br>UC1844A        | 15   | 16   | 17   | V     |
| Start threshold                           |                                                 | UC1843A,<br>UC1845A        | 7.8  | 8.4  |      |       |
|                                           |                                                 | UC1842A,<br>UC1844A        |      |      | 11   |       |
| Minimum operation voltage after turn on   |                                                 | UC1843A,<br>UC1845A        | 7    | 7.6  | 8.2  | V     |

NOTES: 1. Adjust  $V_{CC}$  above the start threshold before setting at 15 V.

2. Not production tested.

3. Parameter measured at trip point of latch with  $V_{FB}$  at 0 V.

4. Gain is defined by:  $A = \frac{\Delta V_{COMP}}{\Delta V_{SENSE}}; 0 \le V_{SENSE} \le 0.8 \text{ V}.$ 



SGLS134D - SEPTEMBER 2002 - REVISED JANUARY 2013

## electrical characteristics, $T_A$ = -55°C to 125°C for the UC184xAM-EP, $V_{CC}$ = 15 V (see Note 1), $R_T$ = 10 $k\Omega$ , $C_T$ = 3.3 nF, and $T_A$ = $T_J$ (unless otherwise stated)

| PARAMETER                              | TEST COND               | MIN              | TYP | MAX | UNITS |    |
|----------------------------------------|-------------------------|------------------|-----|-----|-------|----|
| PWM Section                            |                         |                  |     |     |       |    |
| Marine and the state                   |                         | UC1842A, UC1843A | 94% | 96% | 100%  |    |
| Maximum duty cycle                     |                         | UC1844A, UC1845A | 47% | 48% | 50%   |    |
| Minimum duty cycle                     |                         |                  |     |     | 0%    |    |
| Total Standby Current                  |                         |                  |     |     |       |    |
| Start-up current                       |                         |                  |     | 0.3 | 0.5   | mA |
| Operating supply current               | FB = 0 V, SENSE = 0 V   |                  |     | 11  | 17    | mA |
| V <sub>CC</sub> internal zener voltage | I <sub>CC</sub> = 25 mA |                  | 30  | 34  |       | ٧  |

NOTES: 1. Adjust  $V_{CC}$  above the start threshold before setting at 15 V.

### PARAMETER MEASUREMENT INFORMATION



Error Amp can source and sink up to 0.5 mA and sink up to 2 mA.

Figure 1. Error Amp Configuration

### PARAMETER MEASUREMENT INFORMATION



Figure 2. Under Voltage Lockout



Peak Current (Is) is determined by the following formula:

$$Ismax' \frac{1V}{RS}$$

A small RC filter may be required to suppress switch transients.

Figure 3. Current Sense Circuit

### PARAMETER MEASUREMENT INFORMATION

20

0

10

100



## 80 Voltage Gain - (dB) 60 40 ø

**Error Amplifier Open-Loop Frequency Response** 

10k 100k Frequency - (Hz) -135

-180

10M

Figure 5

### **APPLICATION INFORMATION**

#### Oscillator Frequency vs Timing Resistance



## Figure 6. Oscillator

#### **Maximum Duty Cycle vs Timing Resistor**



#### APPLICATION INFORMATION



High peak currents associated with capacitive loads necessitate careful grounding techniques. Timing and bypass capacitors should be connected close to pin 5 in a single point ground. The transistor and 5k potentiometer are used to sample the oscillator waveform and apply an adjustable ramp to pin 3.

Figure 7. Open-Loop Laboratory Text Fixture



A fraction of the oscillator ramp can be resistively summed with the current sense signal to provide slope compensation for converters requiring duty cycles over 50%.

Note that capacitor, C, forms a filter with R2 to suppress the leading edge switch spikes.

Figure 8. Slope Compression

#### **APPLICATION INFORMATION**



#### **Power Supply Specifications**

1. Input Voltage 95VAC to 130VAC (50 Hz/60 Hz)

Line Isolation 3750 V
Switching Frequency 40 kHz
Efficiency, Full Load 70%

5. Output Voltage:

A. +5V, ±5%; 1A to 4A Load

B.  $\pm$ 12V,  $\pm$ 3%; 0.1A to 0.3A Load Ripple voltage: 100 mV P-P Max C.  $\pm$ 12V,  $\pm$ 3%; 0.1A to 0.3A Load Ripple voltage: 100 mV P-P Max

Figure 9. Off-Line Flyback Regulator

11-Jan-2013

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Samples<br>(Requires Login) |
|------------------|--------|--------------|--------------------|---|-------------|----------------------------|------------------|--------------------|-----------------------------|
| UC1842AMDREP     | ACTIVE | SOIC         | D                  | 8 | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                             |
| UC1843AMDREP     | ACTIVE | SOIC         | D                  | 8 | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                             |
| UC1843AMDREPG4   | ACTIVE | SOIC         | D                  | 8 | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                             |
| UC1844AMDREP     | ACTIVE | SOIC         | D                  | 8 | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                             |
| UC1845AMDREP     | ACTIVE | SOIC         | D                  | 8 | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                             |
| UC1845AMDREPG4   | ACTIVE | SOIC         | D                  | 8 | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                             |
| V62/03625-01YE   | ACTIVE | SOIC         | D                  | 8 | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                             |
| V62/03625-02YE   | ACTIVE | SOIC         | D                  | 8 | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                             |
| V62/03625-03YE   | ACTIVE | SOIC         | D                  | 8 | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                             |
| V62/03625-04YE   | ACTIVE | SOIC         | D                  | 8 | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

## PACKAGE OPTION ADDENDUM



www.ti.com 11-Jan-2013

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC1842A-EP, UC1843A-EP, UC1844A-EP, UC1845A-EP:

- Catalog: UC1842A, UC1843A, UC1844A, UC1845A
- Space: UC1842A-SP, UC1843A-SP, UC1844A-SP, UC1845A-SP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

## PACKAGE MATERIALS INFORMATION

www.ti.com 11-Jan-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device       |      | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC1842AMDREP | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 4.0        | 12.0      | Q1               |
| UC1843AMDREP | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 4.0        | 12.0      | Q1               |
| UC1844AMDREP | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 4.0        | 12.0      | Q1               |
| UC1845AMDREP | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 4.0        | 12.0      | Q1               |

www.ti.com 11-Jan-2013



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UC1842AMDREP | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| UC1843AMDREP | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| UC1844AMDREP | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| UC1845AMDREP | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>