

#### ADVANCED PRODUCT DESCRIPTION

#### Features

- Interfaces to PC XT systems with Hard-Disk controller
- I/O channel ready signal generator (generates wait state)
- Clock generator

#### **General Description**

The UM83C004 incorporates several functions in a single package. Implementation of these functions occurs by combining random logic. The UM83C004 contains the following circuits:

Clock Generator

#### **Pin Configuration**

# UM83C004

Hard Disk Controller Interface

- Sector buffer RAM addressing and control
- Data bus drives directly to slot.
- 68-pin PLCC package.
- Supports RLL/MFM Disk Controller

Sector Buffer RAM Addressing and Control Data Bus Interface Control HDC Status & Control Port

The UM83C004 connects directly to the Host interface Data/Command and intraboard Command/Data buses.



#### **Block Diagram**





#### Absolute Maximum Ratings\*

| Operating Temperature                                                                                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------|
| Storage Temperature                                                                                                                     |
| All Output Voltages $\dots \dots \dots$ |
| All Input Voltages                                                                                                                      |
| Supply Voltage $V_{CC}$                                                                                                                 |
| Power Dissipation                                                                                                                       |

#### \*Comments

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of this device at these or any other conditions above those indicated in the operational sections of this specification is not implied and exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| D. C. | Electrical Characteristics | $(V_{CC} = 5.0V \pm 5\%, T_A = 0 \sim 70^{\circ}C)$ |
|-------|----------------------------|-----------------------------------------------------|
|-------|----------------------------|-----------------------------------------------------|

| Symbol          | Characteristic                                                                                  | Characteristic Min. Typ. |   | Мах.            | Unit   |
|-----------------|-------------------------------------------------------------------------------------------------|--------------------------|---|-----------------|--------|
| VIH             | Input High Voltage                                                                              | 2.0                      | - | ∨ <sub>cc</sub> | V      |
| VIL             | Input Low Voltage                                                                               | 0                        | - | 0.8             | V      |
| V <sub>OH</sub> | Output High Voltage<br>$I_{Load} = -6.4mA (SD_0 \sim SD_7)$<br>$I_{Load} = -3.2mA (all others)$ | 2.4<br>2.4               | - |                 | V<br>V |
| V <sub>OL</sub> | Output Low Voltage<br>$ _{Load} = 6.4mA (SD_0 \sim SD_7)$<br>$ _{Load} = 3.2mA (all others)$    |                          | - | 0.4<br>0.4      | V<br>V |

## A. C. Characteristics

| Symbol         | Item Min.                  |       | Max. | Unit |  |
|----------------|----------------------------|-------|------|------|--|
| t <sub>1</sub> | Address hold time          | 10    | _    | ns   |  |
| t <sub>2</sub> | RAMW time delay            | -     | 50   | ns   |  |
| t <sub>3</sub> | RAMW low to data output    | -     | 60   | ns   |  |
| t <sub>4</sub> | Data hold time             | -     | 15   | ns   |  |
| t <sub>5</sub> | RAMR time delay            | - 40  |      |      |  |
| t <sub>6</sub> | RAMR low to data output    | - 140 |      |      |  |
| t <sub>7</sub> | RAMR high to data High Z   | - 60  |      | ns   |  |
| ta             | OSC to X1001 delay time    | -     | ns   |      |  |
| tg             | X1001 to RAMCLK delay time | -     | ns   |      |  |

#### Capacitance

| Parameter                       | Max. | Unit |
|---------------------------------|------|------|
| Output Capacitance<br>SD0 ~ SD7 | 50   | ρF   |
| All others                      | 20   | pF   |



# Pin Descriptions

| Pin No.                        | Symbol               | 1/0    | Description                                                                                                                                                                                                       |  |
|--------------------------------|----------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 53,55,57<br>59,62,64,<br>66,68 | SD0-SD7              | 1/0    | These lines provide data bus bit0-bit7 for system microprocessor.                                                                                                                                                 |  |
| 4,5,6,7<br>8,9,11,12           | DB0-DB7              | 1/0    | These lines provide data bus bit0-bit7 for static RAM, & controller.                                                                                                                                              |  |
| 3                              | SEDRV                | I      | This command line indicates selection of drive no, or drive head no. This signal is active low.                                                                                                                   |  |
| 20                             | OSC                  | l      | This signal is supported by the external oscillator. The working frequency is 30 MHz.                                                                                                                             |  |
| 23<br>24                       | REQ<br>ACK           | l<br>O | These signal pins indicate that another master is requesting a local bus. The chip receiving the REQ will issue ACK as an acknowledgement in the RAM CLK clock cycle. These signals are active low,               |  |
| 29                             | SIOW                 | 1      | This command line is an input control signal used by the CPU to load in-<br>formation into the chip. This signal is active low.                                                                                   |  |
| 30                             | SIOR                 | ł      | This command line is an input control signal used by the CPU to read the control signal. It is active low.                                                                                                        |  |
| 31                             | ĪŌ                   | 1      | A "Low" on this chip enables the chip. No reading or writing will occur unless the chip is selected. This signal is active low.                                                                                   |  |
| 33<br>32                       | SA0<br>SA1           | 1      | These inputs are normally connected to the address bus.                                                                                                                                                           |  |
| 49                             | RESETDRV             | I      | A "High" on the input resets all control registers on the chip.                                                                                                                                                   |  |
| 50                             | BUSY                 | I      | BUSY is high when the operation is in process. The CPU can read the status of the controller used by this pin.                                                                                                    |  |
| 51                             | MFMSW                | l      | If the signal is high, it selects MFM code. Otherwise, it selects RLL code.                                                                                                                                       |  |
| 52                             | WFLT                 | 1      | When the drive encounters an error in process, it sends an error signal to the controller to indicate "Write fault". The CPU can read the error message of the controller used by this pin. It is active high.    |  |
| 13, 14,<br>15, 16              | HS0, HS1<br>HS2, HS3 | 0      | No. of the drive head. 16 heads are selected.                                                                                                                                                                     |  |
| 17, 18                         | DS0, DS1             | 0      | No. of the disk. 4 disks are selected.                                                                                                                                                                            |  |
| 19                             | GATE245              | 0      | This signal pin is optional. If the sink current of SDO-SD7 is not enough to drive the system data bus, the gate 74LS245 is directly connected by using this pin.                                                 |  |
| 21                             | X1001                | 0      | When MFMSW is high, X1001 is OSC/3. Otherwise, X1001 is OSC/2.                                                                                                                                                    |  |
| 22                             | RAMCLK               | 0      | When MFMSW is high. RAMCLK is OSC/9. Otherwise, RAMCLK is OSC/<br>6.                                                                                                                                              |  |
| 25                             | IOCHRDY              | 0      | When this signal is active high, it may use this line during a write operation if more time is needed to store the data from the bus. It also holds the data long enough for the system microprocessor to sample. |  |
| 26                             | WRITE                | 0      | This command line indicates that the UM83C001 chip fetches read or write operation. This signal is active low.                                                                                                    |  |
| 28                             | HDCS                 | 0      | A "Low" on this input enables the UM83C001 chip. Noreading or writing will occur unless the UM83C001 chip is selected.                                                                                            |  |



# Pin Descriptions (Continued)

| Pin No.                                             | Symbol   | 1/0 | Description                                                                                                           |
|-----------------------------------------------------|----------|-----|-----------------------------------------------------------------------------------------------------------------------|
| 35                                                  | RAMW     | 0   | The command line indicates that the CPU loads information into static RAM. This signal is active low.                 |
| 34                                                  | RAMR     | 0   | The command line indicates that the static RAM sends data to the data bus. This signal is active low.                 |
| 48                                                  | HRST     | 0   | HRST is an active low output derived from the RESETDRV input.                                                         |
| 36, 37, 38,<br>39, 40, 41,<br>42, 43, 45,<br>46, 47 | RA0-RA10 | 0   | The signals are connected to the static RAM address. The data in the static RAM is read or written by the controller. |

# **Timing Waveforms**

Write Cycle



osc

X1001

RAMCLK



Г

# **Clock Timing**

### 4-60