## DATA SHEET

# MOS INTEGRATED CIRCUIT μ**PD784214,784215,784216**

## **16/8-BIT SINGLE-CHIP MICROCONTROLLERS**

The  $\mu$ PD784216 is a member of the  $\mu$ PD784216 Subseries of the 78K/IV Series. Besides a high-speed and highperformance CPU, it features various peripheral hardware such as ROM, RAM, I/O ports, 8-bit resolution A/D and D/A converters, timer, serial interface, real-time output port, interrupts, etc.

A flash memory version, the  $\mu$ PD78F4216, which can operate in the same voltage range as the mask ROM version, and various development tools are under development.

Detailed function descriptions are provided in the following user's manuals. Be sure to read them before designing.

 $\mu$ PD784216, 784216Y Subseries User's Manual Hardware: U12015E 78K/IV Series User's Manual Instructions: U10905E

#### FEATURES

EC

- 78K/IV series
- Inherits peripheral functions of µPD78078 subseries
- Pin-compatible with µPD784216Y subseries
- Minimum instruction execution time 160 ns

(@ fxx = 12.5-MHz operation with main system clock) 61  $\mu$ s

- (@ fTx = 32.768-kHz operation with subsystem clock)
- I/O port: 86 pins
- Timer/counter: 16-bit timer/counter × 1 unit 8-bit timer/counter × 6 units
- Serial interface: 3 channels
   UART/IOE (3-wire serial I/O): 2 channels
   CSI (3-wire serial I/O): 1 channel

- Standby function HALT/STOP/IDLE mode In power-saving mode: HALT/IDLE mode (with subsystem clock)
- Clock division function
- Watch timer: 1 channel
- Watchdog timer: 1 channel
- Clock output function fxx, fxx/2, fxx/2<sup>2</sup>, fxx/2<sup>3</sup>, fxx/2<sup>4</sup>, fxx/2<sup>5</sup>, fxx/2<sup>6</sup>, fxx/2<sup>7</sup>, fxT selectable
- Buzzer output function fxx/2<sup>10</sup>, fxx/2<sup>11</sup>, fxx/2<sup>12</sup>, fxx/2<sup>13</sup> selectable
- A/D converter: 8-bit resolution  $\times$  8 channels
- D/A converter: 8-bit resolution × 2 channels
- Supply voltage: VDD = 2.2 to 5.5 V

#### ★

#### APPLICATIONS

Cellular phones, PHS, cordless telephones, CD-ROM, AV equipment

Unless mentioned otherwise, references in this document to the  $\mu$ PD784216 refer to the  $\mu$ PD784214,  $\mu$ PD784215, and  $\mu$ PD784216.

The information in this document is subject to change without notice.

#### **ORDERING INFORMATION**

|   | Part Number              | Package In                                          | nternal | ROM (Bytes) | Internal RAM (Bytes) |
|---|--------------------------|-----------------------------------------------------|---------|-------------|----------------------|
| * | μPD784214GC-×××-8EU      | 100-pin plastic LQFP (fine pitch) (14 $	imes$ 14 m  | nm)     | 96 K        | 3584                 |
|   | $\mu$ PD784214GF-×××-3BA | 100-pin plastic QFP (14 $	imes$ 20 mm)              |         | 96 K        | 3584                 |
| * | μPD784215GC-×××-8EU      | 100-pin plastic LQFP (fine pitch) (14 $\times$ 14 m | nm) 1   | 128 K       | 5120                 |
|   | $\mu$ PD784215GF-×××-3BA | 100-pin plastic QFP (14 $	imes$ 20 mm)              | 1       | 128 K       | 5120                 |
| * | μPD784216GC-×××-8EU      | 100-pin plastic LQFP (fine pitch) (14 $\times$ 14 m | nm) 1   | 128 K       | 8192                 |
|   | μPD784216GF-×××-3BA      | 100-pin plastic QFP (14 $	imes$ 20 mm)              | 1       | 128 K       | 8192                 |

**Remark** ××× indicates ROM code suffix.

#### ★ 78K/IV SERIES LINEUP



## FUNCTIONS (1/2)

| Item                                                              | Part Number                | μPD784214                                                                                                     | μPD784215                                                     | μPD784216                                                                       |  |  |
|-------------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|
| Number of basic instructions (mnemonics)                          |                            | 113                                                                                                           |                                                               |                                                                                 |  |  |
| General-purpose register<br>Minimum instruction execution<br>time |                            | 8 bits $	imes$ 16 registers $	imes$ 8 ba                                                                      | nks, or 16 bits $	imes$ 8 registers :                         | × 8 banks (memory mappin                                                        |  |  |
|                                                                   |                            |                                                                                                               | ns/2560 ns (@ fxx = 12.5-MHz o<br>Iz operation with subsystem |                                                                                 |  |  |
| Internal                                                          | ROM                        | 96 KBytes 128 KBytes                                                                                          |                                                               |                                                                                 |  |  |
| memory                                                            | RAM                        | 3584 Bytes                                                                                                    | 5120 Bytes                                                    | 8192 Bytes                                                                      |  |  |
| Memory space                                                      |                            | 1 MBytes with program and                                                                                     | I data spaces combined                                        |                                                                                 |  |  |
| I/O port                                                          | Total                      | 86                                                                                                            |                                                               |                                                                                 |  |  |
|                                                                   | CMOS input                 | 8                                                                                                             |                                                               |                                                                                 |  |  |
|                                                                   | CMOS I/O                   | 72                                                                                                            |                                                               |                                                                                 |  |  |
|                                                                   | N-ch open drain I/O        | 6                                                                                                             |                                                               |                                                                                 |  |  |
| Pins with<br>ancillary                                            | Pins with pull-up resistor | 70                                                                                                            |                                                               |                                                                                 |  |  |
| functions Note                                                    | LED direct<br>drive output | 22                                                                                                            |                                                               |                                                                                 |  |  |
|                                                                   | Middle-<br>voltage pin     | 6                                                                                                             |                                                               |                                                                                 |  |  |
| Real-time output                                                  | port                       | 4 bits $\times$ 2, or 8 bits $\times$ 1                                                                       |                                                               |                                                                                 |  |  |
| Timer/counter                                                     |                            | Timer/counter: Timer reg<br>(16-bit) Capture/c                                                                | ister $\times$ 1<br>compare register $\times$ 2               | Pulse output<br>• PPG output<br>• Square wave output<br>• One-shot pulse output |  |  |
|                                                                   |                            | Timer/counter 1: Timer reg<br>(8-bit) Compare                                                                 | ister $\times$ 1<br>register $\times$ 1                       | Pulse output<br>• PWM output<br>• Square wave output                            |  |  |
|                                                                   |                            | Timer/counter 2: Timer reg<br>(8-bit) Compare                                                                 | ister × 1<br>register × 1                                     | Pulse output<br>• PWM output<br>• Square wave output                            |  |  |
|                                                                   |                            | Timer/counter 5: Timer reg<br>(8-bit) Compare                                                                 | ister × 1<br>register × 1                                     | Pulse output<br>• PWM output<br>• Square wave output                            |  |  |
|                                                                   |                            | Timer/counter 6: Timer reg<br>(8-bit) Compare                                                                 | ister × 1<br>register × 1                                     | Pulse output<br>• PWM output<br>• Square wave output                            |  |  |
|                                                                   |                            | Timer/counter 7: Timer reg<br>(8-bit) Compare                                                                 | ister $\times$ 1<br>register $\times$ 1                       | Pulse output<br>• PWM output<br>• Square wave output                            |  |  |
|                                                                   |                            | Timer/counter 8: Timer reg<br>(8-bit) Compare                                                                 | ister $\times$ 1<br>register $\times$ 1                       | Pulse output<br>• PWM output<br>• Square wave output                            |  |  |
| Serial interface                                                  |                            | UART/IOE (3-wire serial I/O): 2 channels (on-chip baud rate generator)     CSI (3-wire serial I/O): 1 channel |                                                               |                                                                                 |  |  |
| A/D converter                                                     |                            | 8-bit resolution × 8 channels                                                                                 |                                                               |                                                                                 |  |  |
| D/A converter                                                     |                            | 8-bit resolution × 2 channels                                                                                 |                                                               |                                                                                 |  |  |

**Note** The pins with ancillary functions are included in the I/O pins.

## FUNCTIONS (2/2)

|                | Part Number     | μPD784214                                                                                                                       | μPD784215                                                                                                                                                     | μPD784216 |  |  |
|----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|
| Item           |                 |                                                                                                                                 |                                                                                                                                                               |           |  |  |
| Clock output   |                 | Selectable from fxx, fxx/2, fx                                                                                                  | Selectable from fxx, fxx/2, fxx/2 <sup>2</sup> , fxx/2 <sup>3</sup> , fxx/2 <sup>4</sup> , fxx/2 <sup>5</sup> , fxx/2 <sup>6</sup> , fxx/2 <sup>7</sup> , fxt |           |  |  |
| Buzzer output  |                 | Selectable from fxx/210, fxx/                                                                                                   | Selectable from fxx/2 <sup>10</sup> , fxx/2 <sup>11</sup> , fxx/2 <sup>12</sup> , fxx/2 <sup>13</sup>                                                         |           |  |  |
| Watch timer    |                 | 1 channel                                                                                                                       |                                                                                                                                                               |           |  |  |
| Watchdog time  | er              | 1 channel                                                                                                                       |                                                                                                                                                               |           |  |  |
| Standby        |                 | <ul> <li>HALT/STOP/IDLE mode</li> <li>In low-power consumption mode (with subsystem clock): HALT/IDLE mode</li> </ul>           |                                                                                                                                                               |           |  |  |
| Interrupt      | Hardware source | 29 (internal: 20, external: 9)                                                                                                  |                                                                                                                                                               |           |  |  |
|                | Software source | BRK instruction, BRKCS instruction, operand error                                                                               |                                                                                                                                                               |           |  |  |
|                | Non-maskable    | Internal: 1, external: 1                                                                                                        |                                                                                                                                                               |           |  |  |
|                | Maskable        | Internal: 19, external: 8                                                                                                       |                                                                                                                                                               |           |  |  |
|                |                 | <ul> <li>4 programmable priority levels</li> <li>3 service modes: vectored interrupt/macro service/context switching</li> </ul> |                                                                                                                                                               |           |  |  |
| Supply voltage | 9               | V <sub>DD</sub> = 2.2 to 5.5 V                                                                                                  |                                                                                                                                                               |           |  |  |
| Package        |                 | 100-pin plastic LQFP (fine pitch) (14 $\times$ 14 mm)                                                                           |                                                                                                                                                               |           |  |  |
|                |                 | 100-pin plastic QFP (14 $	imes$ 2                                                                                               | 0 mm)-                                                                                                                                                        |           |  |  |

## CONTENTS

| 1. | DIFF  | ERENCES AMONG MODELS IN $\mu$ PD784216 SUBSERIES                 | 7  |
|----|-------|------------------------------------------------------------------|----|
| 2. | MAIN  | I DIFFERENCES FROM $\mu$ PD78078 SUBSERIES                       | 8  |
| 3. | PIN ( | CONFIGURATION (Top View)                                         | 9  |
| 4. | BLO   | CK DIAGRAM                                                       | 12 |
| 5. | PIN I | FUNCTION                                                         | 13 |
|    | 5.1   | Port Pins                                                        | 13 |
|    | 5.2   | Non-port Pins                                                    | 15 |
|    | 5.3   | Pin I/O Circuits and Recommended Connections of Unused Pins      | 17 |
| 6. | CPU   | ARCHITECTURE                                                     | 20 |
|    | 6.1   | Memory Space                                                     | 20 |
|    | 6.2   | CPU Registers                                                    | 24 |
|    |       | 6.2.1 General-purpose registers                                  | 24 |
|    |       | 6.2.2 Control registers                                          | 25 |
|    |       | 6.2.3 Special function registers (SFRs)                          | 26 |
| 7. | PER   | PHERAL HARDWARE FUNCTIONS                                        | 31 |
|    | 7.1   | Ports                                                            | 31 |
|    | 7.2   | Clock Generation Circuit                                         | 32 |
|    | 7.3   | Real-Time Output Port                                            | 34 |
|    | 7.4   | Timer/Counter                                                    | 35 |
|    | 7.5   | A/D Converter                                                    | 37 |
|    | 7.6   | D/A Converter                                                    | 38 |
|    | 7.7   | Serial Interface                                                 | 39 |
|    |       | 7.7.1 Asynchronous serial interface/3-wire serial I/O (UART/IOE) | 40 |
|    |       | 7.7.2 Clocked serial interface (CSI)                             | 42 |
|    | 7.8   | Clock Output Function                                            | 42 |
|    | 7.9   | Buzzer Output Function                                           | 43 |
|    | 7.10  | Edge Detection Function                                          | 43 |
|    | 7.11  | Watch Timer                                                      | 43 |
|    | 7.12  | Watchdog Timer                                                   | 44 |
| 8. | INTE  | RRUPT FUNCTION                                                   | 45 |
|    | 8.1   | Interrupt Sources                                                | 45 |
|    | 8.2   | Vectored Interrupt                                               | 47 |
|    | 8.3   | Context Switching                                                | 48 |
|    | 8.4   | Macro Service                                                    | 48 |
|    | 8.5   | Application Example of Macro Service                             | 49 |

| 9.  | LOC                                          | CAL BUS INTERFACE                                                                     | 50                                        |
|-----|----------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------|
|     | 9.1                                          | Memory Expansion                                                                      | 51                                        |
|     | 9.2                                          | Programmable Wait                                                                     | 51                                        |
|     |                                              |                                                                                       |                                           |
| 10. | STA                                          | NDBY FUNCTION                                                                         | 52                                        |
|     |                                              |                                                                                       |                                           |
| 11. | RES                                          | SET FUNCTION                                                                          | 54                                        |
|     |                                              |                                                                                       |                                           |
| 12. | INST                                         | TRUCTION SET                                                                          | 55                                        |
|     |                                              |                                                                                       |                                           |
| 13. | ELE                                          | CTRICAL SPECIFICATIONS                                                                | 60                                        |
| 4.4 |                                              |                                                                                       | 70                                        |
| 14. | PAC                                          | AGE DRAWINGS                                                                          | 10                                        |
| 15  | REC                                          | COMMENDED SOLDERING CONDITIONS                                                        | 80                                        |
| 15. | NLO                                          |                                                                                       | 00                                        |
| AP  | PEND                                         | DIX A DEVELOPMENT TOOLS                                                               | 81                                        |
|     |                                              |                                                                                       |                                           |
| AP  | PEND                                         | DIX B. RELATED DOCUMENTS                                                              | 84                                        |
|     | 10.<br>11.<br>12.<br>13.<br>14.<br>15.<br>AP | 9.1<br>9.2<br>10. STA<br>11. RES<br>12. INS<br>13. ELE<br>14. PAC<br>15. REC<br>APPEN | <ul> <li>9. LOCAL BUS INTERFACE</li></ul> |

\*

#### 1. DIFFERENCES AMONG MODELS IN $\mu$ PD784216 SUBSERIES

The only difference among the  $\mu$ PD784214, 784215, and 784216 lies in the internal memory capacity. The  $\mu$ PD78F4216 is provided with a 128-KByte flash memory instead of the mask ROM of the above models. These differences are summarized in Table 1-1.

| Part Number<br>Item                                 | μPD784214                                | μPD784215                      | μPD784216  | μPD78F4216                   |  |
|-----------------------------------------------------|------------------------------------------|--------------------------------|------------|------------------------------|--|
| Internal ROM                                        | 96 KBytes<br>(mask ROM)                  | 128 KBytes<br>(mask ROM)       |            | 128 KBytes<br>(Flash memory) |  |
| Internal RAM                                        | 3584 Bytes                               | 5120 Bytes                     | 8192 Bytes |                              |  |
| Internal memory<br>size switching<br>register (IMS) | None                                     | Provided <sup>Note</sup>       |            |                              |  |
| Supply voltage                                      | VDD = 2.2 to 5.5 V                       | V <sub>DD</sub> = 2.7 to 5.5 V |            |                              |  |
| Electrical specifications                           | Refer to the Data Sheet for each device. |                                |            |                              |  |
| Recommended<br>soldering<br>conditions              |                                          |                                |            |                              |  |
| TEST pin                                            | Provided                                 |                                |            | None                         |  |
| VPP pin                                             | None Provided                            |                                |            |                              |  |

#### Table 1-1. Differences among Models in $\mu$ PD784216 Subseries

**Note** Internal flash memory capacity and internal RAM capacity can be changed using the internal memory size switching register (IMS).

Caution There are differences in noise immunity and noise radiation between the flash memory and mask ROM versions. When pre-producing an application set with the flash memory version and then mass-producing it with the mask ROM version, be sure to conduct sufficient evaluations on the commercial samples (not engineering samples) of the mask ROM version.

## 2. MAIN DIFFERENCES FROM $\mu\text{PD78078}$ SUBSERIES

| It                                                     | iem                                | Series Name                | μPD784216 Subseries                                                                                              | μPD78078 Subseries                                                                                                                                                                                                                                         |  |
|--------------------------------------------------------|------------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                        | CPU                                |                            | 16-bit CPU                                                                                                       | 8-bit CPU                                                                                                                                                                                                                                                  |  |
| Minimum instructionWith mainexecution timesystem clock |                                    |                            | 160 ns (@ 12.5-MHz operation)                                                                                    | 400 ns (@ 5.0-MHz operation)                                                                                                                                                                                                                               |  |
|                                                        | With subsystem<br>clock            |                            | 61 μs (@ 32.768-kHz operation)                                                                                   | 122 μs (@ 32.768-kHz operation)                                                                                                                                                                                                                            |  |
| Memory space                                           |                                    |                            | 1 Mbytes                                                                                                         | 64 Kbytes                                                                                                                                                                                                                                                  |  |
| I/O port Total                                         |                                    | Total                      | 86                                                                                                               | 88                                                                                                                                                                                                                                                         |  |
|                                                        |                                    | CMOS input                 | 8                                                                                                                | 2                                                                                                                                                                                                                                                          |  |
|                                                        |                                    | CMOS I/O                   | 72                                                                                                               | 78                                                                                                                                                                                                                                                         |  |
|                                                        |                                    | N-ch open drain I/O        | 6                                                                                                                | 8                                                                                                                                                                                                                                                          |  |
|                                                        | Pins with ancillary functions Note | Pins with pull-up resistor | 70                                                                                                               | 86                                                                                                                                                                                                                                                         |  |
|                                                        |                                    | LED direct drive<br>output | 22                                                                                                               | 16                                                                                                                                                                                                                                                         |  |
|                                                        |                                    | Middle-voltage pin         | 6                                                                                                                | 8                                                                                                                                                                                                                                                          |  |
| Т                                                      | imer/counter                       |                            | <ul> <li>16-bit timer/counter × 1 unit</li> <li>8-bit timer/counter × 6 units</li> </ul>                         | <ul> <li>16-bit timer/counter × 1 unit</li> <li>8-bit timer/counter × 4 units</li> </ul>                                                                                                                                                                   |  |
| S                                                      | Serial interface                   |                            | <ul> <li>UART/IOE (3-wire serial I/O)<br/>× 2 channels</li> <li>CSI (3-wire serial I/O) × 1 channel</li> </ul>   | <ul> <li>UART/IOE (3-wire serial I/O)<br/>× 1 channel</li> <li>CSI (3-wire serial I/O, 2-wire serial<br/>I/O, SBI) × 1 channel</li> <li>CSI (3-wire serial I/O, 3-wire serial<br/>I/O with automatic transmit/receive<br/>function) × 1 channel</li> </ul> |  |
| Ir                                                     | nterrupt                           | NMI pin                    | Provided                                                                                                         | None                                                                                                                                                                                                                                                       |  |
|                                                        |                                    | Macro service              | Provided                                                                                                         | None                                                                                                                                                                                                                                                       |  |
|                                                        |                                    | Context switching          | Provided                                                                                                         | None                                                                                                                                                                                                                                                       |  |
|                                                        |                                    | Programmable priority      | 4 levels                                                                                                         | None                                                                                                                                                                                                                                                       |  |
| S                                                      | Standby function                   |                            | HALT/STOP/IDLE modes<br>In low-power consumption mode:<br>HALT/IDLE                                              | HALT/STOP modes                                                                                                                                                                                                                                            |  |
| Package                                                |                                    |                            | <ul> <li>100-pin plastic LQFP (fine pitch)<br/>(14 × 14 mm)</li> <li>100-pin plastic QFP (14 × 20 mm)</li> </ul> | <ul> <li>100-pin plastic LQFP (fine pitch)<br/>(14 × 14 mm)</li> <li>100-pin plastic QFP (14 × 20 mm)</li> <li>100-pin ceramic WQFN<br/>(14 × 20 mm) (μPD78P078 only)</li> </ul>                                                                           |  |

 $\ensuremath{\textbf{Note}}$  The pins with ancillary functions are included in the I/O pins.

 $\star$ 

 $\star$ 

#### 3. PIN CONFIGURATION (Top View)

 100-pin plastic LQFP (fine pitch) (14 × 14 mm) μPD784214GC-×××-8EU μPD784215GC-×××-8EU μPD784216GC-×××-8EU



Notes 1. Connect the TEST pin directly to Vss.

- 2. Connect the AVDD pin to VDD.
- 3. Connect the AVss pin to Vss.

100-pin plastic QFP (14 × 20 mm)

 $\mu$ PD784214GF- $\times$  $\times$ -3BA μ**PD784215GF-**×××-**3BA** μ**PD784216GF-**×××-**3BA** P52/A10 P40/AD0 P53/A11 P47/AD7 P44/AD4 P57/A15 P56/A14 P55/A13 P54/A12 P46/AD6 P45/AD5 P43/AD3 P42/AD2 P41/AD1 P51/A9 P50/A8 P87/A7 P86/A6 P85/A5 Vss С Ç Ç Ć Ç Q Q 100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 P60/A16 O-80 • P84/A4 1 2 79 P61/A17 O-► P83/A3 P62/A18 🔾 3 78 -O P82/A2 77 P63/A19 🔾 4 -O P81/A1 76 P64/RD ○-5 -O P80/A0 6 75 P65/WR O-P27/SCK0 P66/WAIT O-7 74 -O P26/SO0 P67/ASTB O-8 73 -O P25/SI0 9 72 ► P24/BUZ VDD O P100/TI5/TO5 O-10 71 - P23/PCL 70 P101/TI6/TO6 O-11 - P22/ASCK1/SCK1 12 69 P102/TI7/TO7 O-- P21/TxD1/SO1 P103/TI8/TO8 🔾 13 68 ► P20/RxD1/SI1 14 67 P30/TO0 🔾 - P72/ASCK2/SCK2 15 66 P31/TO1 O- P71/TxD2/SO2 P32/TO2 🔾 16 65 P70/RxD2/SI2 17 P33/TI1 🔾 64 P34/TI2 🔾 🗕 18 63 - P131/ANO1 P35/TI00 🔾 19 62 - P130/ANO0 20 61 - AVss<sup>Note 3</sup> P36/TI01 O-21 60 - P17/ANI7 P37 🔾 TESTNote 1 O-22 59 - P16/ANI6 P90 🔾 23 58 O P15/ANI5 24 57 P91 🔾 -🔿 P14/ANI4 25 56 P92 🔾 O P13/ANI3 26 55 P93 🔾 🗕 - P12/ANI2 27 P94 🔾 54 ⊖ P11/ANI1 P95 🔾 28 53 -> P10/ANI0 29 52 P120/RTP0 🔾 P121/RTP1 O-30 51 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 P122/RTP2 O-P123/RTP3 O-P124/RTP4 O-P125/RTP5 O-P126/RTP6 O-P127/RTP7 O-P02/INTP2/NMI O-P03/INTP3 O-P04/INTP4 O-P05/INTP5 O-P06/INTP6 O-P00/INTP0 O-P01/INTP1 ()-XT1 () RESET **X X O O** Vss () XT2 ()

Notes 1. Connect the TEST pin directly to Vss.

- 2. Connect the AVDD pin to VDD.
- 3. Connect the AVss pin to Vss.

## μ**PD784214,784215,784216**

| A0 to A19:                                                                                            | Address Bus                                                 |
|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
|                                                                                                       |                                                             |
| AD0 to AD7:                                                                                           | Address/Data Bus                                            |
| ANI0 to ANI7:                                                                                         | Analog Input                                                |
| ANO0, ANO1:                                                                                           | Analog Output                                               |
| ASCK1, ASCK2:                                                                                         | Asynchronous Serial Clock                                   |
| ASTB:                                                                                                 | Address Strobe                                              |
| AVdd:                                                                                                 | Analog Power Supply                                         |
| AVREF0, AVREF1:                                                                                       | Analog Reference Voltage                                    |
| AVss:                                                                                                 | Analog Ground                                               |
| BUZ:                                                                                                  | Buzzer Clock                                                |
| INTP0 to INTP6:                                                                                       | Interrupt from Peripherals                                  |
| NMI:                                                                                                  | Non-maskable Interrupt                                      |
|                                                                                                       |                                                             |
| P00 to P06:                                                                                           | Port0                                                       |
| P00 to P06:<br>P10 to P17:                                                                            | Port0<br>Port1                                              |
|                                                                                                       |                                                             |
| P10 to P17:                                                                                           | Port1                                                       |
| P10 to P17:<br>P20 to P27:                                                                            | Port1<br>Port2                                              |
| P10 to P17:<br>P20 to P27:<br>P30 to P37:                                                             | Port1<br>Port2<br>Port3                                     |
| P10 to P17:<br>P20 to P27:<br>P30 to P37:<br>P40 to P47:                                              | Port1<br>Port2<br>Port3<br>Port4                            |
| P10 to P17:<br>P20 to P27:<br>P30 to P37:<br>P40 to P47:<br>P50 to P57:                               | Port1<br>Port2<br>Port3<br>Port4<br>Port5                   |
| P10 to P17:<br>P20 to P27:<br>P30 to P37:<br>P40 to P47:<br>P50 to P57:<br>P60 to P67:                | Port1<br>Port2<br>Port3<br>Port4<br>Port5<br>Port6          |
| P10 to P17:<br>P20 to P27:<br>P30 to P37:<br>P40 to P47:<br>P50 to P57:<br>P60 to P67:<br>P70 to P72: | Port1<br>Port2<br>Port3<br>Port4<br>Port5<br>Port6<br>Port7 |

| Port10                      |
|-----------------------------|
| Port12                      |
| Port13                      |
| Programmable Clock          |
| Read Strobe                 |
| Reset                       |
| Real-time Output Port       |
| Receive Data                |
| Serial Clock                |
| Serial Input                |
| Serial Output               |
| Test                        |
|                             |
| Timer Input                 |
| Timer Output                |
| Transmit Data               |
| Power Supply                |
| Ground                      |
| Wait                        |
| Write Strobe                |
| Crystal (Main System Clock) |
| Crystal (Subsystem Clock)   |
|                             |

#### 4. BLOCK DIAGRAM



**Remark** The internal ROM and RAM capacities vary depending on the product.

## 5. PIN FUNCTION

## 5.1 Port Pins (1/2)

| Pin Name   | I/O   | Alternate Function | Function                                                                                                                                                                                                                                         |
|------------|-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P00        | I/O   | INTP0              | Port 0 (P0):                                                                                                                                                                                                                                     |
| P01        |       | INTP1              | <ul> <li>7-bit I/O port</li> <li>Input/output can be specified in 1-bit units.</li> <li>Whether specifying input mode or output mode, an on-chip pull-up</li> </ul>                                                                              |
| P02        |       | INTP2/NMI          |                                                                                                                                                                                                                                                  |
| P03        |       | INTP3              | resistor can be specified in 1-bit units by means of software.                                                                                                                                                                                   |
| P04        |       | INTP4              |                                                                                                                                                                                                                                                  |
| P05        |       | INTP5              |                                                                                                                                                                                                                                                  |
| P06        |       | INTP6              |                                                                                                                                                                                                                                                  |
| P10 to P17 | Input | ANI0 to ANI7       | Port 1 (P1):<br>• 8-bit input port                                                                                                                                                                                                               |
| P20        | I/O   | RxD1/SI1           | Port 2 (P2):                                                                                                                                                                                                                                     |
| P21        |       | TxD1/SO1           | • 8-bit I/O port                                                                                                                                                                                                                                 |
| P22        |       | ASCK1/SCK1         | <ul> <li>Input/output can be specified in 1-bit units.</li> <li>Whether specifying input mode or output mode, an on-chip pull-up</li> </ul>                                                                                                      |
| P23        | -     | PCL                | resistor can be specified in 1-bit units by means of software.                                                                                                                                                                                   |
| P24        |       | BUZ                |                                                                                                                                                                                                                                                  |
| P25        |       | SIO                |                                                                                                                                                                                                                                                  |
| P26        |       | SO0                |                                                                                                                                                                                                                                                  |
| P27        |       | SCKO               | -                                                                                                                                                                                                                                                |
| P30        | I/O   | TO0                | Port 3 (P3):                                                                                                                                                                                                                                     |
| P31        |       | TO1                | • 8-bit I/O port                                                                                                                                                                                                                                 |
| P32        |       | TO2                | <ul> <li>Input/output can be specified in 1-bit units.</li> <li>Whether specifying input mode or output mode, an on-chip pull-up</li> </ul>                                                                                                      |
| P33        |       | TI1                | resistor can be specified in 1-bit units by means of software.                                                                                                                                                                                   |
| P34        |       | TI2                |                                                                                                                                                                                                                                                  |
| P35        |       | T100               |                                                                                                                                                                                                                                                  |
| P36        |       | TI01               |                                                                                                                                                                                                                                                  |
| P37        |       | _                  |                                                                                                                                                                                                                                                  |
| P40 to P47 | I/O   | AD0 to AD7         | <ul> <li>Port 4 (P4):</li> <li>8-bit I/O port</li> <li>Input/output can be specified in 1-bit units.</li> <li>All pins set in input mode can be connected to on-chip pull-up resistors by means of software.</li> <li>Can drive LEDs.</li> </ul> |
| P50 to P57 | I/O   | A8 to A15          | <ul> <li>Port 5 (P5):</li> <li>8-bit I/O port</li> <li>Input/output can be specified in 1-bit units.</li> <li>All pins set in input mode can be connected to on-chip pull-up resistors by means of software.</li> <li>Can drive LEDs.</li> </ul> |

 $\star$ 

 $\star$ 

## 5.1 Port Pins (2/2)

|   | Pin Name     | I/O | Alternate Function | Function                                                                                                                                                                                                                                                                                                                                                         |
|---|--------------|-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | P60          | I/O | A16                | Port 6 (P6):                                                                                                                                                                                                                                                                                                                                                     |
|   | P61          |     | A17                | <ul> <li>8-bit I/O port</li> <li>Input/output can be specified in 1-bit units.</li> <li>All pins set in input mode can be connected to on-chip pull-up</li> </ul>                                                                                                                                                                                                |
|   | P62          |     | A18                |                                                                                                                                                                                                                                                                                                                                                                  |
|   | P63          |     | A19                | resistors by means of software.                                                                                                                                                                                                                                                                                                                                  |
|   | P64          |     | RD                 | -                                                                                                                                                                                                                                                                                                                                                                |
|   | P65          |     | WR                 | -                                                                                                                                                                                                                                                                                                                                                                |
|   | P66          |     | WAIT               | -                                                                                                                                                                                                                                                                                                                                                                |
|   | P67          |     | ASTB               | -                                                                                                                                                                                                                                                                                                                                                                |
|   | P70          | I/O | RxD2/SI2           | Port 7 (P7):<br>• 3-bit I/O port                                                                                                                                                                                                                                                                                                                                 |
| * | P71          |     | TxD2/SO2           | <ul> <li>Input/output can be specified in 1-bit units.</li> <li>Whether specifying input mode or output mode, an on-chip pull-up</li> </ul>                                                                                                                                                                                                                      |
|   | P72          |     | ASCK2/SCK2         | <ul> <li>resistor can be specified in 1-bit units by means of software.</li> </ul>                                                                                                                                                                                                                                                                               |
| * | P80 to P87   | I/O | A0 to A7           | <ul> <li>Port 8 (P8):</li> <li>8-bit I/O port</li> <li>Input/output can be specified in 1-bit units.</li> <li>Whether specifying input mode or output mode, an on-chip pull-up resistor can be specified in 1-bit units by means of software.</li> <li>Interrupt control flag (KRIF) is set to 1 when falling edge is detected at a pin of this port.</li> </ul> |
|   | P90 to P95   | I/O | _                  | Port 9 (P9):<br>• N-ch open drain middle-voltage I/O port<br>• 6-bit I/O port<br>• Input/output can be specified in 1-bit units.<br>• Can directly drive LEDs.                                                                                                                                                                                                   |
|   | P100         | I/O | TI5/TO5            | Port 10 (P10):                                                                                                                                                                                                                                                                                                                                                   |
|   | P101         |     | TI6/TO6            | • 4-bit I/O port                                                                                                                                                                                                                                                                                                                                                 |
| * | P102         |     | TI7/TO7            | <ul> <li>Input/output can be specified in 1-bit units.</li> <li>Whether specifying input mode or output mode, an on-chip pull-up</li> </ul>                                                                                                                                                                                                                      |
|   | P103         |     | TI8/TO8            | resistor can be specified in 1-bit units by means of software.                                                                                                                                                                                                                                                                                                   |
| * | P120 to P127 | I/O | RTP0 to RTP7       | <ul> <li>Port 12 (P12):</li> <li>8-bit I/O port</li> <li>Input/output can be specified in 1-bit units.</li> <li>Whether specifying input mode or output mode, an on-chip pull-up resistor can be specified in 1-bit units by means of software.</li> </ul>                                                                                                       |
|   | P130, P131   | I/O | ANO0, ANO1         | Port 13 (P13):<br>• 2-bit I/O port<br>• Input/output can be specified in 1-bit units.                                                                                                                                                                                                                                                                            |

## 5.2 Non-port Pins (1/2)

| Pin Name | I/O    | Alternate Function | Function                                                    |
|----------|--------|--------------------|-------------------------------------------------------------|
| TI00     | Input  | P35                | External count clock input to 16-bit timer register         |
| TI01     |        | P36                | Capture trigger signal input to capture/compare register 00 |
| TI1      |        | P33                | External count clock input to 8-bit timer register 1        |
| TI2      |        | P34                | External count clock input to 8-bit timer register 2        |
| TI5      |        | P100/TO5           | External count clock input to 8-bit timer register 5        |
| TI6      | _      | P101/TO6           | External count clock input to 8-bit timer register 6        |
| TI7      |        | P102/TO7           | External count clock input to 8-bit timer register 7        |
| TI8      | _      | P103/TO8           | External count clock input to 8-bit timer register 8        |
| TO0      | Output | P30                | 16-bit timer output (shared by 14-bit PWM output)           |
| TO1      | -      | P31                | 8-bit timer output (shared by 8-bit PWM output)             |
| TO2      |        | P32                |                                                             |
| TO5      | _      | P100/TI5           |                                                             |
| TO6      | _      | P101/TI6           |                                                             |
| Т07      | -      | P102/TI7           |                                                             |
| TO8      | -      | P103/TI8           |                                                             |
| RxD1     | Input  | P20/SI1            | Serial data input (UART1)                                   |
| RxD2     | _      | P70/SI2            | Serial data input (UART2)                                   |
| TxD1     | Output | P21/SO1            | Serial data output (UART1)                                  |
| TxD2     |        | P71/SO2            | Serial data output (UART2)                                  |
| ASCK1    | Input  | P22/SCK1           | Baud rate clock input (UART1)                               |
| ASCK2    |        | P72/SCK2           | Baud rate clock input (UART2)                               |
| SI0      | Input  | P25                | Serial data input (3-wire serial clock I/O0)                |
| SI1      |        | P20/RxD1           | Serial data input (3-wire serial clock I/O1)                |
| SI2      |        | P70/RxD2           | Serial data input (3-wire serial clock I/O2)                |
| SO0      | Output | P26                | Serial data output (3-wire serial I/O0)                     |
| SO1      | _      | P21/TxD1           | Serial data output (3-wire serial I/O1)                     |
| SO2      |        | P71/TxD2           | Serial data output (3-wire serial I/O2)                     |
| SCK0     | I/O    | P27                | Serial clock input/output (3-wire serial I/O0)              |
| SCK1     |        | P22/ASCK1          | Serial clock input/output (3-wire serial I/O1)              |
| SCK2     |        | P72/ASCK2          | Serial clock input/output (3-wire serial I/O2)              |
| NMI      | Input  | P02/INTP2          | Non-maskable interrupt request input                        |
| INTP0    |        | P00                | External interrupt request input                            |
| INTP1    |        | P01                |                                                             |
| INTP2    |        | P02/NMI            |                                                             |
| INTP3    |        | P03                |                                                             |
| INTP4    |        | P04                |                                                             |
| INTP5    |        | P05                |                                                             |
| INTP6    |        | P06                |                                                             |

## 5.2 Non-port Pins (2/2)

| Pin Name           | I/O    | Alternate Function | Function                                                                                                               |  |
|--------------------|--------|--------------------|------------------------------------------------------------------------------------------------------------------------|--|
| PCL                | Output | P23                | Clock output (for trimming main system clock and subsystem cloc                                                        |  |
| BUZ                | Output | P24                | Buzzer output                                                                                                          |  |
| RTP0 to RTP7       | Output | P120 to P127       | Real-time output port that outputs data in synchronization with trigger                                                |  |
| AD0 to AD7         | I/O    | P40 to P47         | Lower address/data bus for expanding memory externally                                                                 |  |
| A0 to A7           | Output | P80 to P87         | Lower address bus for expanding memory externally                                                                      |  |
| A8 to A15          |        | P50 to P57         | MIddle address bus for expanding memory externally                                                                     |  |
| A16 to A19         |        | P60 to P63         | Higher address bus for expanding memory externally                                                                     |  |
| RD                 | Output | P64                | Strobe signal output for read operation of external memory                                                             |  |
| WR                 |        | P65                | Strobe signal output for write operation of external memory                                                            |  |
| WAIT               | Input  | P66                | To insert wait state(s) when external memory is accessed                                                               |  |
| ASTB               | Output | P67                | Strobe output to externally latch address information output to ports 4 through 6 and port 8 to access external memory |  |
| RESET              | Input  | _                  | System reset input                                                                                                     |  |
| X1                 | Input  | _                  | Crystal connection for main system clock oscillation                                                                   |  |
| X2                 | _      |                    |                                                                                                                        |  |
| XT1                | Input  | _                  | Crystal connection for subsystem clock oscillation                                                                     |  |
| XT2                | _      |                    |                                                                                                                        |  |
| ANI0 to ANI7       | Input  | P10 to P17         | Analog voltage input for A/D converter                                                                                 |  |
| ANO0, ANO1         | Output | P130, P131         | Analog voltage output for D/A converter                                                                                |  |
| AV <sub>REF0</sub> | _      | _                  | To apply reference voltage for A/D converter                                                                           |  |
| AV <sub>REF1</sub> |        |                    | To apply reference voltage for D/A converter                                                                           |  |
| AVdd               |        |                    | Positive power supply for A/D converter. Connect to VDD.                                                               |  |
| AVss               |        |                    | GND for A/D converter and D/A converter. Connect to Vss.                                                               |  |
| Vdd                |        |                    | Positive power supply                                                                                                  |  |
| Vss                |        |                    | GND                                                                                                                    |  |
| TEST               |        |                    | Connect directly to Vss (this pin is for IC test).                                                                     |  |

#### 5.3 Pin I/O Circuits and Recommended Connections of Unused Pins

Table 5-1 shows symbols indicating the I/O circuit types of the respective pins and the recommended connection of unused pins.

For the circuit diagram of each type of I/O circuit, refer to Figure 5-1.

#### Table 5-1. I/O Circuit Type of Respective Pins and Recommended Connections of Unused Pins (1/2)

| Pin Name               | I/O Circuit Type | I/O   | Recommended Connections of Unused Pins             |
|------------------------|------------------|-------|----------------------------------------------------|
| P00/INTP0              | 8-A              | I/O   | Input: Independently connect to Vss via a resistor |
| P01/INTP1              |                  |       | Output: Leave open                                 |
| P02/INTP2/NMI          |                  |       |                                                    |
| P03/INTP3 to P06/INTP6 |                  |       |                                                    |
| P10/ANI0 to P17/ANI7   | 9                | Input | Connect to Vss or Vbb                              |
| P20/RxD1/SI1           | 10-A             | I/O   | Input: Independently connect to Vss via a resistor |
| P21/TxD1/SO1           |                  |       | Output: Leave open                                 |
| P22/ASCK1/SCK1         |                  |       |                                                    |
| P23/PCL                |                  |       |                                                    |
| P24/BUZ                |                  |       |                                                    |
| P25/SI0                |                  |       |                                                    |
| P26/SO0                |                  |       |                                                    |
| P27/SCK0               |                  |       |                                                    |
| P30/TO0 to P32/TO2     | 8-A              |       |                                                    |
| P33/TI1, P34/TI2       |                  |       |                                                    |
| P35/TI00, P36/TI01     |                  |       |                                                    |
| P37                    |                  |       |                                                    |
| P40/AD0 to P47/AD7     | 5-A              |       |                                                    |
| P50/A8 to P57/A15      |                  |       |                                                    |
| P60/A16 to P63/A19     |                  |       |                                                    |
| P64/RD                 |                  |       |                                                    |
| P65/WR                 |                  |       |                                                    |
| P66/WAIT               |                  |       |                                                    |
| P67/ASTB               |                  |       |                                                    |
| P70/RxD2/SI2           | 8-A              |       |                                                    |
| P71/TxD2/SO2           |                  |       |                                                    |
| P72/ASCK2/SCK2         |                  |       |                                                    |
| P80/A0 to P87/A7       |                  |       |                                                    |
| P90 to P95             | 13-D             |       |                                                    |
| P100/TI5/TO5           | 8-A              |       |                                                    |
| P101/TI6/TO6           |                  |       |                                                    |
| P102/TI7/TO7           |                  |       |                                                    |
| P103/TI8/TO8           |                  |       |                                                    |
| P120/RTP0 to P127/RTP7 |                  |       |                                                    |
| P130/ANO0, P131/ANO1   | 12-A             |       |                                                    |

#### Table 5-1. I/O Circuit Type of Respective Pins and Recommended Connections of Unused Pins (2/2)

| Pin Name           | I/O Circuit Type | I/O   | Recommended Connections of Unused Pins |
|--------------------|------------------|-------|----------------------------------------|
| RESET              | 2                | Input | —                                      |
| XT1                | 16               |       | Connect to Vss                         |
| XT2                |                  | —     | Leave open                             |
| AVREFO             | _                |       | Connect to Vss                         |
| AV <sub>REF1</sub> |                  |       | Connect to VDD                         |
| AVDD               |                  |       |                                        |
| AVss               |                  |       | Connect to Vss                         |
| TEST               |                  |       | Connect directly to Vss                |

**Remark** Because the circuit type numbers are standardized among the 78K Series products, they are not sequential in some models (i.e., some circuits are not provided).



#### Figure 5-1. Types of Pin I/O Circuits

#### 6. CPU ARCHITECTURE

#### 6.1 Memory Space

A memory space of 1 MByte can be accessed. Mapping of the internal data area (special function registers and internal RAM) can be specified by the LOCATION instruction. The LOCATION instruction must be always executed after RESET cancellation, and must not be used more than once.

#### (1) When LOCATION 0 instruction is executed

#### • Internal memory

The internal data area and internal ROM area are mapped as follows:

| Part Number | Internal Data Area | Internal ROM Area                    |
|-------------|--------------------|--------------------------------------|
| μPD784214   | 0F100H to 0FFFFH   | 00000H to 0F0FFH<br>10000H to 17FFFH |
| μPD784215   | 0EB00H to 0FFFFH   | 00000H to 0EAFFH<br>10000H to 1FFFFH |
| μPD784216   | 0DF00H to 0FFFFH   | 00000H to 0DEFFH<br>10000H to 1FFFFH |

## Caution The following areas that overlap the internal data area of the internal ROM cannot be used when the LOCATION 0 instruction is executed.

| Part Number | Unusable Area                 |
|-------------|-------------------------------|
| μPD784214   | 0F100H to 0FFFFH (3840 Bytes) |
| μPD784215   | 0EB00H to 0FFFFH (5376 Bytes) |
| μPD784216   | 0DF00H to 0FFFFH (8448 Bytes) |

#### • External memory

The external memory is accessed in external memory expansion mode.

#### (2) When LOCATION 0FH instruction is executed

#### • Internal memory

The internal data area and internal ROM area are mapped as follows:

| Part Number | Internal Data Area | Internal ROM Area |
|-------------|--------------------|-------------------|
| μPD784214   | FF100H to FFFFFH   | 00000H to 17FFFH  |
| μPD784215   | FEB00H to FFFFFH   | 00000H to 1FFFFH  |
| μPD784216   | FDF00H to FFFFFH   | 00000H to 1FFFFH  |

#### • External memory

The external memory is accessed in external memory expansion mode.



#### Figure 6-1. Memory Map of $\mu$ PD784214

**Notes 1.** Accessed in external memory expansion mode.

2. This 3840-Byte area can be used as an internal ROM only when the LOCATION 0FH instruction is executed.

3. On execution of LOCATION 0 instruction: 94464 Bytes, on execution of LOCATION 0FH instruction: 98304 Bytes

4. Base area and entry area for reset or interrupt. However, the internal RAM area is not used as a reset entry area.

On execution of On execution of LOCATION 0 instruction LOCATION 0FH instruction FFFFFH FFFFFH Special function registers (SFR) FFFDFH Note 1 FFFD0H (256 Bytes) FFF00H OFEFFH FFEFFH FFEFFH External memory Note 1 General-purpose Internal RAM (896 KBytes) registers (128 Bytes) (5120 Bytes) FFE80H FFE7FH FEB00H 0FE80H 0FE7FH FEAFFH 20000H 1FFFFH Internal ROM (65536 Bytes) FFE3BH 0FE3BH 10000H Macro service control word 0FFFFH Special function registers (SFR area (54 Bytes) 0FE06H FFE06H 0FFDFH Note 1 OFFDOH (256 Bytes) OFFOOH Data area (512 Bytes) OFEFFH 0 F D 0 0 H FFD00H OFCFFH FFCFFH External memory Note 1 Internal RAM Program/data area (912128 Bytes) (5120 Bytes) (4608 Bytes) 0EB00H FEB00H 0EB00H 0EAFFH 1FFFFH 1FFFFH 10000H Note 2 0EAFFH Program/data area Note 3 Note 4 01000 00FFFH CALLF entry Internal ROM area (2 KBytes) (60160 Bytes) 00800 20000H 007FFH 1FFFFH 00080⊦ 0007FH CALLT table Note 4 Internal ROM area (64 Bytes) (128 KBytes) 00040 0003FH

00000H

**Notes 1.** Accessed in external memory expansion mode.

2. This 5376-Byte area can be used as an internal ROM only when the LOCATION 0FH instruction is executed.

Vector table area (64 Bytes)

00000

3. On execution of LOCATION 0 instruction: 125696 Bytes, on execution of LOCATION 0FH instruction: 131072 Bytes

00000H

4. Base area and entry area for reset or interrupt. However, the internal RAM area is not used as a reset entry area.

uPD784214,784215,784216





Figure 6-3. Memory Map of  $\mu$ PD784216

**Notes 1.** Accessed in external memory expansion mode.

2. This 8448-Byte area can be used as an internal ROM only when the LOCATION 0FH instruction is executed.

3. On execution of LOCATION 0 instruction: 122624 Bytes, on execution of LOCATION 0FH instruction: 131072 Bytes

4. Base area and entry area for reset or interrupt. However, the internal RAM area is not used as a reset entry area.

#### 6.2 CPU Registers

#### 6.2.1 General-purpose registers

Sixteen 8-bit general-purpose registers are available. Two 8-bit registers can be also used in pairs as a 16-bit register. Of the 16-bit registers, four can be used in combination with an 8-bit register for address expansion as 24-bit address specification registers.

Eight banks of these register sets are available which can be selected by using software or the context switching function.

The general-purpose registers except V, U, T, and W registers for address expansion are mapped to the internal RAM.



Figure 6-4. General-Purpose Register Format

Caution Registers R4, R5, R6, R7, RP2, and RP3 can be used as X, A, C, B, AX, and BC registers, respectively, by setting the RSS bit of the PSW to 1. However, use this function only for recycling the program of the 78K/III Series.

#### 6.2.2 Control registers

#### (1) Program counter (PC)

The program counter is a 20-bit register whose contents are automatically updated when the program is executed.

#### Figure 6-5. Program Counter (PC) Format



#### (2) Program status word (PSW)

This register holds the statuses of the CPU. Its contents are automatically updated when the program is executed.



#### Figure 6-6. Program Status Word (PSW) Format

**Note** This flag is provided to maintain compatibility with the 78K/III Series. Be sure to clear this flag to 0, except when the software for the 78K/III Series is used.

#### (3) Stack pointer (SP)

This is a 24-bit pointer that holds the first address of the stack. Be sure to write 0 to the higher 4 bits of this pointer.

#### Figure 6-7. Stack Pointer (SP) Format



#### 6.2.3 Special function registers (SFRs)

The special function registers, such as the mode registers and control registers of the internal peripheral hardware, are registers to which special functions are allocated. These registers are mapped to a 256-Byte space of addresses 0FF00H through 0FFFH Note.

- **Note** On execution of the LOCATION 0 instruction. FFF00H through FFFFFH on execution of the LOCATION 0FH instruction.
- Caution Do not access an address in this area to which no SFR is allocated. If such an address is accessed by mistake, the  $\mu$ PD784216 may be in the deadlock status. This deadlock status can be cleared only by inputting the RESET signal.

Table 6-1 lists the special function registers (SFRs). The meanings of the symbols in this table are as follows:

- R/W ...... Indicates whether the SFR is read-only, write-only, or read/write.
   R/W: Read/write
   R: Read-only
  - W: Write-only
- Bit units for manipulation .. Bit units in which the value of the SFR can be manipulated. SFRs that can be manipulated in 16-bit units can be described as the operand sfrp of an instruction. To specify the address of this SFR, describe an even address. SFRs that can be manipulated in 1-bit units can be described as the operand of a bit manipulation instruction.
- At reset ...... Indicates the status of the register when the RESET signal has been input.

| Address Note 1 | Special Function Register (SFR) Name | Symbol | R/W | Bit Units    | s for Man    | ipulation    | At Reset   |
|----------------|--------------------------------------|--------|-----|--------------|--------------|--------------|------------|
|                |                                      |        |     | 1 bit        | 8 bits       | 16 bits      |            |
| 0FF00H         | Port 0                               | P0     | R/W | √            |              | _            | 00H Note 2 |
| 0FF01H         | Port 1                               | P1     | R   | √            |              | _            | -          |
| 0FF02H         | Port 2                               | P2     | R/W | √            |              | _            | -          |
| 0FF03H         | Port 3                               | P3     |     | √            | $\checkmark$ | _            | -          |
| 0FF04H         | Port 4                               | P4     |     | √            | $\checkmark$ | _            | -          |
| 0FF05H         | Port 5                               | P5     |     | $\checkmark$ | $\checkmark$ | _            | -          |
| 0FF06H         | Port 6                               | P6     |     | $\checkmark$ | $\checkmark$ | —            | _          |
| 0FF07H         | Port 7                               | P7     |     | $\checkmark$ | $\checkmark$ | —            |            |
| 0FF08H         | Port 8                               | P8     |     | $\checkmark$ | $\checkmark$ | —            |            |
| 0FF09H         | Port 9                               | P9     |     | $\checkmark$ |              | _            | -          |
| 0FF0AH         | Port 10                              | P10    |     | √            | $\checkmark$ | _            | -          |
| 0FF0CH         | Port 12                              | P12    |     | $\checkmark$ | $\checkmark$ | _            |            |
| 0FF0DH         | Port 13                              | P13    |     | $\checkmark$ | $\checkmark$ | —            |            |
| 0FF10H         | 16-bit timer register                | TM0    | R   | _            | _            | $\checkmark$ | 0000H      |
| 0FF11H         |                                      |        |     |              |              |              |            |
| 0FF12H         | Capture/compare register 00          | CR00   | R/W | _            | _            | $\checkmark$ | -          |
| 0FF13H         | (16-bit timer/counter)               |        |     |              |              |              |            |
| 0FF14H         | Capture/compare register 01          | CR01   |     | _            | _            | $\checkmark$ | -          |
| 0FF15H         | (16-bit timer/counter)               |        |     |              |              |              |            |
| 0FF16H         | Capture/compare control register 0   | CRC0   |     | √            | $\checkmark$ | _            | 00H        |
| 0FF18H         | 16-bit timer mode control register   | TMC0   |     | $\checkmark$ | $\checkmark$ | _            | -          |
| 0FF1AH         | 16-bit timer output control register | TOC0   |     | $\checkmark$ | $\checkmark$ | —            |            |
| 0FF1CH         | Prescaler mode register 0            | PRM0   |     | $\checkmark$ | $\checkmark$ | _            |            |
| 0FF20H         | Port mode 0 register                 | PM0    |     | $\checkmark$ | $\checkmark$ | —            | FFH        |
| 0FF22H         | Port mode 2 register                 | PM2    |     | $\checkmark$ | $\checkmark$ | —            |            |
| 0FF23H         | Port mode 3 register                 | PM3    |     | $\checkmark$ | $\checkmark$ | —            |            |
| 0FF24H         | Port mode 4 register                 | PM4    |     | $\checkmark$ | $\checkmark$ | _            |            |
| 0FF25H         | Port mode 5 register                 | PM5    |     | $\checkmark$ | $\checkmark$ | _            |            |
| 0FF26H         | Port mode 6 register                 | PM6    |     | $\checkmark$ | $\checkmark$ | —            |            |
| 0FF27H         | Port mode 7 register                 | PM7    |     | √            | $\checkmark$ |              |            |
| 0FF28H         | Port mode 8 register                 | PM8    |     | √            | $\checkmark$ |              |            |
| 0FF29H         | Port mode 9 register                 | PM9    |     | $\checkmark$ | $\checkmark$ | _            |            |
| 0FF2AH         | Port mode 10 register                | PM10   |     | √            | $\checkmark$ | _            |            |
| 0FF2CH         | Port mode 12 register                | PM12   |     | $\checkmark$ | $\checkmark$ | _            |            |
| 0FF2DH         | Port mode 13 register                | PM13   | ]   | $\checkmark$ | $\checkmark$ | _            |            |

#### Table 6-1. Special Function Register (SFR) List (1/4)

**Notes 1.** When the LOCATION 0 instruction is executed. Add "F0000H" to this value when the LOCATION 0FH instruction is executed.

2. Because each port is initialized to input mode at reset, "00H" is not actually read. The output latch is initialized to "0".

| Address Note | Special Function Register (SFR) Name            | Syr  | nbol  | R/W | Bit Units    | s for Man    | ipulation    | At Reset |
|--------------|-------------------------------------------------|------|-------|-----|--------------|--------------|--------------|----------|
|              |                                                 |      |       |     | 1 bit        | 8 bits       | 16 bits      |          |
| 0FF30H       | Pull-up resistor option register 0              | PU0  |       | R/W | $\checkmark$ |              | _            | 00H      |
| 0FF32H       | Pull-up resistor option register 2              | PU2  |       |     | $\checkmark$ |              | _            |          |
| 0FF33H       | Pull-up resistor option register 3              | PU3  |       |     | $\checkmark$ |              | _            |          |
| 0FF37H       | Pull-up resistor option register 7              | PU7  |       |     | $\checkmark$ |              | _            |          |
| 0FF38H       | Pull-up resistor option register 8              | PU8  |       |     | $\checkmark$ |              | _            |          |
| 0FF3AH       | Pull-up resistor option register 10             | PU10 | )     |     | $\checkmark$ |              | _            |          |
| 0FF3CH       | Pull-up resistor option register 12             | PU12 | 2     |     | $\checkmark$ |              | _            |          |
| 0FF40H       | Clock output control register                   | CKS  |       |     | $\checkmark$ |              | _            | -        |
| 0FF42H       | Port function control register                  | PF2  |       |     | $\checkmark$ |              | _            | -        |
| 0FF4EH       | Pull-up resistor option register                | PUO  |       |     | $\checkmark$ |              | _            | -        |
| 0FF50H       | 8-bit timer register 1                          | TM1  | TM1W  | R   | _            |              | $\checkmark$ | 0000H    |
| 0FF51H       | 8-bit timer register 2                          | TM2  |       |     | _            |              |              |          |
| 0FF52H       | Compare register 10 (8-bit timer/counter 1)     | CR10 | CR1W  | R/W | _            |              | $\checkmark$ |          |
| 0FF53H       | Compare register 20 (8-bit timer/counter 2)     | CR20 |       |     | _            |              |              |          |
| 0FF54H       | 8-bit timer mode control register 1             | TMC1 | TMC1W |     | $\checkmark$ |              | $\checkmark$ | -        |
| 0FF55H       | 8-bit timer mode control register 2             | TMC2 |       |     | $\checkmark$ |              |              |          |
| 0FF56H       | Prescaler mode register 1                       | PRM1 | PRM1W |     | $\checkmark$ |              | $\checkmark$ | -        |
| 0FF57H       | Prescaler mode register 2                       | PRM2 |       |     | $\checkmark$ |              |              |          |
| 0FF60H       | 8-bit timer register 5                          | TM5  | TM5W  | R   | _            |              | $\checkmark$ | -        |
| 0FF61H       | 8-bit timer register 6                          | TM6  |       |     | _            |              |              |          |
| 0FF62H       | 8-bit timer register 7                          | TM7  | TM7W  |     | _            |              | $\checkmark$ | -        |
| 0FF63H       | 8-bit timer register 8                          | TM8  |       |     | _            |              |              |          |
| 0FF64H       | Compare register 50 (8-bit timer/counter 5)     | CR50 | CR5W  | R/W | _            |              | $\checkmark$ | -        |
| 0FF65H       | Compare register 60 (8-bit timer/counter 6)     | CR60 |       |     | _            |              |              |          |
| 0FF66H       | Compare register 70 (8-bit timer/counter 7)     | CR70 | CR7W  |     | _            |              | $\checkmark$ | -        |
| 0FF67H       | Compare register 80 (8-bit timer/counter 8)     | CR80 |       |     | _            |              |              |          |
| 0FF68H       | 8-bit timer mode control register 5             | TMC5 | TMC5W |     | $\checkmark$ |              | $\checkmark$ | -        |
| 0FF69H       | 8-bit timer mode control register 6             | TMC6 |       |     | $\checkmark$ |              |              |          |
| 0FF6AH       | 8-bit timer mode control register 7             | TMC7 | TMC7W |     | $\checkmark$ |              | $\checkmark$ | -        |
| 0FF6BH       | 8-bit timer mode control register 8             | TMC8 |       |     | $\checkmark$ |              |              |          |
| 0FF6CH       | Prescaler mode register 5                       | PRM5 | PRM5W |     | $\checkmark$ |              | √            | 1        |
| 0FF6DH       | Prescaler mode register 6                       | PRM6 | 1     |     | $\checkmark$ |              | 1            |          |
| 0FF6EH       | Prescaler mode register 7                       | PRM7 | PRM7W |     | $\checkmark$ |              | √            | 1        |
| 0FF6FH       | Prescaler mode register 8                       | PRM8 | ]     |     | $\checkmark$ | $\checkmark$ |              |          |
| 0FF70H       | Asynchronous serial interface mode register 1   | ASI  | Л1    |     | √            |              | -            | 00H      |
| 0FF71H       | Asynchronous serial interface mode register 2   | ASI  | Л2    |     | $\checkmark$ |              | - 1          | 1        |
| 0FF72H       | Asynchronous serial interface status register 1 | ASIS | 61    | R   | $\checkmark$ |              | -            | 1        |
| 0FF73H       | Asynchronous serial interface status register 2 | ASIS | 52    |     | √            | 1            | _            | 1        |

#### Table 6-1. Special Function Register (SFR) List (2/4)

Note When the LOCATION 0 instruction is executed. Add "F0000H" to this value when the LOCATION 0FH instruction is executed.

| Address Note | Special Function Register (SFR) Name            | Symbol   | R/W   | Bit Unit     | At Reset     |              |           |
|--------------|-------------------------------------------------|----------|-------|--------------|--------------|--------------|-----------|
|              |                                                 |          | 1 bit | 8 bits       | 16 bits      |              |           |
| 0FF74H       | Transmit shift register 1                       | TXS1     | W     | _            | $\checkmark$ | _            | FFH       |
|              | Receive buffer register 1                       | RXB1     | R     | _            | $\checkmark$ | _            | -         |
| 0FF75H       | Transmit shift register 2                       | TXS2     | W     | _            | $\checkmark$ | _            | -         |
|              | Receive buffer register 2                       | RXB2     | R     | _            | $\checkmark$ | _            | -         |
| 0FF76H       | Baud rate generator control register 1          | BRGC1    | R/W   |              | $\checkmark$ | _            | 00H       |
| 0FF77H       | Baud rate generator control register 2          | BRGC2    |       | $\checkmark$ | $\checkmark$ | _            | -         |
| 0FF7AH       | Oscillation mode select register                | СС       |       | $\checkmark$ | V            | _            | -         |
| 0FF80H       | A/D converter mode register                     | ADM      |       | $\checkmark$ | V            | _            | -         |
| 0FF81H       | A/D converter input select register             | ADIS     |       |              | $\checkmark$ | _            | -         |
| 0FF83H       | A/D conversion result register                  | ADCR     | R     | _            | V            | _            | Undefined |
| 0FF84H       | D/A conversion value setting register 0         | DACS0    | R/W   |              | $\checkmark$ | _            | 00H       |
| 0FF85H       | D/A conversion value setting register 1         | DACS1    |       | $\checkmark$ | $\checkmark$ | _            | -         |
| 0FF86H       | D/A converter mode register 0                   | DAM0     |       | $\checkmark$ | $\checkmark$ | _            | -         |
| 0FF87H       | D/A converter mode register 1                   | DAM1     |       |              | $\checkmark$ | _            | -         |
| 0FF8CH       | External bus type select register               | EBTS     |       |              | $\checkmark$ | _            | -         |
| 0FF90H       | Serial operation mode register 0                | CSIM0    |       |              | $\checkmark$ | _            | -         |
| 0FF91H       | Serial operation mode register 1                | CSIM1    |       |              | $\checkmark$ | _            | -         |
| 0FF92H       | Serial operation mode register 2                | CSIM2    |       |              | $\checkmark$ | _            | -         |
| 0FF94H       | Serial I/O shift register 0                     | SIO0     |       | _            | $\checkmark$ | _            | -         |
| 0FF95H       | Serial I/O shift register 1                     | SIO1     |       | _            | $\checkmark$ | _            | -         |
| 0FF96H       | Serial I/O shift register 2                     | SIO2     |       | _            | V            | _            | -         |
| 0FF98H       | Real-time output buffer register L              | RTBL     |       | _            | $\checkmark$ | _            | -         |
| 0FF99H       | Real-time output buffer register H              | RTBH     |       | _            | $\checkmark$ | _            | -         |
| 0FF9AH       | Real-time output port mode register             | RTPM     |       |              | $\checkmark$ | _            | -         |
| 0FF9BH       | Real-time output port control register          | RTPC     |       | $\checkmark$ | V            | _            | -         |
| 0FF9CH       | Watch timer mode control register               | WTM      |       | $\checkmark$ | V            | _            | -         |
| 0FFA0H       | External interrupt rising edge enable register  | EGP0     |       |              | $\checkmark$ | _            | -         |
| 0FFA2H       | External interrupt falling edge enable register | EGN0     |       |              | $\checkmark$ | _            | -         |
| 0FFA8H       | In-service priority register                    | ISPR     | R     |              | $\checkmark$ | _            | -         |
| 0FFA9H       | Interrupt select control register               | SNMI     | R/W   |              | $\checkmark$ | _            |           |
| 0FFAAH       | Interrupt mode control register                 | IMC      |       |              | $\checkmark$ | _            | 80H       |
| 0FFACH       | Interrupt mask flag register 0L                 | MKOL MKO | 7     |              | $\checkmark$ | $\checkmark$ | FFFFH     |
| 0FFADH       | Interrupt mask flag register 0H                 | МКОН     |       | √            | $\checkmark$ | 7            |           |
| 0FFAEH       | Interrupt mask flag register 1L                 | MK1L MK1 |       |              | $\checkmark$ | $\checkmark$ |           |
| 0FFAFH       | Interrupt mask flag register 1H                 | MK1H     |       |              | √            |              |           |

#### Table 6-1. Special Function Register (SFR) List (3/4)

**Note** When the LOCATION 0 instruction is executed. Add "F0000H" to this value when the LOCATION 0FH instruction is executed.

| Address Note | ress Note Special Function Register (SFR) Name Symbol |        | R/W | Bit Units for Manipulation |              |         | At Reset |
|--------------|-------------------------------------------------------|--------|-----|----------------------------|--------------|---------|----------|
|              |                                                       |        |     | 1 bit                      | 8 bits       | 16 bits |          |
| 0FFC0H       | Standby control register                              | STBC   | R/W | —                          |              | _       | 30H      |
| 0FFC2H       | Watchdog timer mode register                          | WDM    |     | —                          |              | —       | 00H      |
| 0FFC4H       | Memory expansion mode register                        | MM     |     | $\checkmark$               |              | _       | 20H      |
| 0FFC7H       | Programmable wait control register 1                  | PWC1   |     | $\checkmark$               |              | _       | AAH      |
| 0FFCEH       | Clock status register                                 | PCS    | R   | $\checkmark$               |              | _       | 32H      |
| 0FFCFH       | Oscillation stabilization time specification register | OSTS   | R/W | $\checkmark$               |              | _       | 00H      |
| 0FFD0H-      | External SFR area                                     | —      |     | $\checkmark$               |              | _       | —        |
| 0FFDFH       |                                                       |        |     |                            |              |         |          |
| 0FFE0H       | Interrupt control register (INTWDTM)                  | WDTIC  |     | $\checkmark$               |              | _       | 43H      |
| 0FFE1H       | Interrupt control register (INTP0)                    | PIC0   |     | $\checkmark$               |              | _       |          |
| 0FFE2H       | Interrupt control register (INTP1)                    | PIC1   |     | $\checkmark$               |              |         |          |
| 0FFE3H       | Interrupt control register (INTP2)                    | PIC2   |     | V                          |              | _       |          |
| 0FFE4H       | Interrupt control register (INTP3)                    | PIC3   |     | V                          |              |         |          |
| 0FFE5H       | Interrupt control register (INTP4)                    | PIC4   |     | V                          |              |         |          |
| 0FFE6H       | Interrupt control register (INTP5)                    | PIC5   |     | V                          |              |         |          |
| 0FFE7H       | Interrupt control register (INTP6)                    | PIC6   |     | $\checkmark$               |              | _       |          |
| 0FFE8H       | Interrupt control register (INTCSI0)                  | CSIIC0 |     | $\checkmark$               |              | _       |          |
| 0FFE9H       | Interrupt control register (INTSER1)                  | SERIC1 |     | $\checkmark$               |              | _       |          |
| 0FFEAH       | Interrupt control register (INTSR1/INTCSI1)           | SRIC1  |     | $\checkmark$               |              | _       |          |
| 0FFEBH       | Interrupt control register (INTST1)                   | STIC1  | -   | $\checkmark$               |              | _       | -        |
| 0FFECH       | Interrupt control register (INTSER2)                  | SERIC2 |     | $\checkmark$               |              | _       | -        |
| 0FFEDH       | Interrupt control register (INTSR2/INTCSI2)           | SRIC2  |     | $\checkmark$               |              | _       | _        |
| 0FFEEH       | Interrupt control register (INTST2)                   | STIC2  |     | $\checkmark$               |              | _       |          |
| 0FFEFH       | Interrupt control register (INTTM3)                   | TMIC3  |     | $\checkmark$               |              | _       |          |
| 0FFF0H       | Interrupt control register (INTTM00)                  | TMIC00 |     | V                          |              | _       |          |
| 0FFF1H       | Interrupt control register (INTTM01)                  | TMIC01 | ]   | V                          |              | _       |          |
| 0FFF2H       | Interrupt control register (INTTM1)                   | TMIC1  |     | $\checkmark$               |              |         |          |
| 0FFF3H       | Interrupt control register (INTTM2)                   | TMIC2  |     | $\checkmark$               |              |         |          |
| 0FFF4H       | Interrupt control register (INTAD)                    | ADIC   |     | $\checkmark$               |              | _       |          |
| 0FFF5H       | Interrupt control register (INTTM5)                   | TMIC5  |     | V                          |              |         |          |
| 0FFF6H       | Interrupt control register (INTTM6)                   | TMIC6  |     | V                          |              | _       |          |
| 0FFF7H       | Interrupt control register (INTTM7)                   | TMIC7  | ]   | V                          |              | _       |          |
| 0FFF8H       | Interrupt control register (INTTM8)                   | TMIC8  | ]   | V                          |              | _       |          |
| 0FFF9H       | Interrupt control register (INTWT)                    | WTIC   |     | $\checkmark$               |              | _       |          |
| 0FFFAH       | Interrupt control register (INTKR)                    | KRIC   | ]   |                            | $\checkmark$ |         | ]        |

| Table 6-1. | Special | Function  | Register | (SFR)   | List ( | (4/4) |
|------------|---------|-----------|----------|---------|--------|-------|
|            | opeoiai | i anotion | regiotoi | (0) (0) | -1011  |       |

**Note** When the LOCATION 0 instruction is executed. Add "F0000H" to this value when the LOCATION 0FH instruction is executed.

#### 7. PERIPHERAL HARDWARE FUNCTIONS

#### 7.1 Ports

The ports shown in Figure 7-1 are provided to make various control operations possible. Table 7-1 shows the function of each port. Ports 0, 2 through 8, 10, 12 can be connected to internal pull-up resistors by software when inputting.





| Port Name | Pin Name     | Function                                                                                                                                 | Specification of Pull-up Resistor<br>Connection by Software |
|-----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| Port 0    | P00 to P06   | • Can be set in input or output mode in 1-bit units                                                                                      | Can be specified in 1-bit units                             |
| Port 1    | P10 to P17   | Input port                                                                                                                               | _                                                           |
| Port 2    | P20 to P27   | • Can be set in input or output mode in 1-bit units                                                                                      | Can be specified in 1-bit units                             |
| Port 3    | P30 to P37   | • Can be set in input or output mode in 1-bit units                                                                                      | Can be specified in 1-bit units                             |
| Port 4    | P40 to P47   | <ul><li>Can be set in input or output mode in 1-bit units</li><li>Can directly drive LEDs</li></ul>                                      | Can be specified in 1-port units                            |
| Port 5    | P50 to P57   | <ul><li>Can be set in input or output mode in 1-bit units</li><li>Can directly drive LEDs</li></ul>                                      | Can be specified in 1-port units                            |
| Port 6    | P60 to P67   | • Can be set in input or output mode in 1-bit units                                                                                      | Can be specified in 1-port units                            |
| Port 7    | P70 to P72   | • Can be set in input or output mode in 1-bit units                                                                                      | Can be specified in 1-bit units                             |
| Port 8    | P80 to P87   | • Can be set in input or output mode in 1-bit units                                                                                      | Can be specified in 1-bit units                             |
| Port 9    | P90 to P95   | <ul> <li>N-ch open drain I/O port</li> <li>Can be set in input or output mode in 1-bit units</li> <li>Can directly drive LEDs</li> </ul> | _                                                           |
| Port 10   | P100 to P103 | • Can be set in input or output mode in 1-bit units                                                                                      | Can be specified in 1-bit units                             |
| Port 12   | P120 to P127 | • Can be set in input or output mode in 1-bit units                                                                                      | Can be specified in 1-bit units                             |
| Port 13   | P130, P131   | • Can be set in input or output mode in 1-bit units                                                                                      |                                                             |

#### Table 7-1. Port Functions

#### 7.2 Clock Generation Circuit

An on-chip clock generation circuit necessary for operation is provided. This clock generation circuit has a divider circuit. If high-speed operation is not necessary, the internal operating frequency can be lowered by the divider circuit to reduce the current consumption.



Figure 7-2. Block Diagram of Clock Generation Circuit

(2) External clock



#### (1) Crystal/ceramic oscillation







- Caution When using the main system clock and subsystem clock oscillator, wire the dotted portions in Figures 7-3 and 7-4 as follows to avoid adverse influence from wiring capacitance.
  - Keep the wiring length as short as possible.
  - Do not cross the wiring with other signal lines.
  - Do not route the wiring near a signal line through which a high fluctuating current flows.
  - Always keep the ground point of the oscillator capacitor to the same potential as Vss. Do not ground the capacitor to a ground pattern in which a high current flows.
  - Do not fetch signals from the oscillator.

Note that the subsystem clock oscillator has a low amplification factor to reduce the current consumption.

\*

#### 7.3 Real-Time Output Port

The real-time output function is to transfer data set in advance to the real-time output buffer register to the output latch as soon as the timer interrupt or external interrupt has occurred in order to output the data to an external device. The pins that output the data to the external device constitute a port called a real-time output port.

Because the real-time output port can output signals without jitter, it is ideal for controlling a stepping motor.



#### Figure 7-5. Block Diagram of Real-Time Output Port

## 7.4 Timer/Counter

One unit of 16-bit timers/counters and six units of 8-bit timers/counters are provided.

Because a total of eight interrupt requests are supported, these timers/counters can be used as eight units of timers/counters.

| Name           |                        |                             | 16-Bit<br>Timer/ | 8-Bit<br>Timer/ | 8-Bit<br>Timer/ | 8-Bit<br>Timer/ | 8-Bit<br>Timer/ | 8-Bit<br>Timer/ | 8-Bit<br>Timer/ |
|----------------|------------------------|-----------------------------|------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Item           |                        |                             | Counter          | Counter 1       | Counter 2       | Counter 5       | Counter 6       | Counter 7       | Counter 8       |
| Count width    | 8 bits                 |                             | _                | √               | √               | $\checkmark$    | $\checkmark$    | $\checkmark$    | $\checkmark$    |
|                |                        | 6 bits                      | $\checkmark$     | √ √             |                 |                 |                 |                 |                 |
| Operation mode | In                     | terval timer                | 1ch              | 1ch             | 1ch             | 1ch             | 1ch             | 1ch             | 1ch             |
|                | External event counter |                             | $\checkmark$     | V               | $\checkmark$    | $\checkmark$    | $\checkmark$    | $\checkmark$    |                 |
| Function       | Ti                     | imer output                 | 1ch              | 1ch             | 1ch             | 1ch             | 1ch             | 1ch             | 1ch             |
|                |                        | PPG output                  | $\checkmark$     | -               | _               | _               | _               | _               | —               |
|                |                        | PWM output                  | _                | V               | $\checkmark$    | $\checkmark$    | $\checkmark$    | $\checkmark$    | $\checkmark$    |
|                |                        | Square wave output          | $\checkmark$     | V               | √               | $\checkmark$    | $\checkmark$    | $\checkmark$    | $\checkmark$    |
|                |                        | One-shot pulse output       | $\checkmark$     | -               | _               | _               | _               | _               | —               |
|                | Ρ                      | ulse width measurement      | 2 inputs         | -               | -               | _               | _               | _               | _               |
|                | Ν                      | umber of interrupt requests | 2                | 1               | 1               | 1               | 1               | 1               | 1               |

#### Table 7-2. Operations of Timers/Counters

Figure 7-6. Block Diagram of Timers/Counters



8-bit timer/counter 1, 5, 7



**Remarks 1.** n = 1, 5, 7

2. OVF: overflow flag

#### 8-bit timer/counter 2, 6, 8



**Remarks 1.** n = 2, 6, 8 **2.** OVF: overflow flag
# 7.5 A/D Converter

An A/D converter converts an analog input variable into a digital signal. This microcontroller is provided with an A/D converter with a resolution of 8 bits and 8 channels (ANI0 through ANI7).

This A/D converter is of successive approximation type and the result of conversion is stored to an 8-bit A/D conversion result register (ADCR).

The A/D converter can be started in the following two ways:

• Hardware start

Conversion is started by trigger input (P03).

Software start

Conversion is started by setting the A/D converter mode register (ADM).

One analog input channel is selected from ANI0 through ANI7 for A/D conversion. When A/D conversion is started by means of hardware start, conversion is stopped after it has been completed. When conversion is started by means of software start, A/D conversion is repeatedly executed, and each time conversion has been completed, an interrupt request (INTAD) is generated.





# 7.6 D/A Converter

A D/A converter converts an input digital signal into an analog voltage. This microcontroller is provided with a voltage output type D/A converter with a resolution of 8 bits and two channels.

The conversion method is of R-2R resistor ladder type.

D/A conversion is started by setting DACE0 of the D/A converter mode register 0 (DAM0) and DACE1 of the D/ A converter mode register 1 (DAM1).

The D/A converter operates in the following two modes:

Normal mode

The converter outputs an analog voltage immediately after it has completed D/A conversion.

• Real-time output mode

The converter outputs an analog voltage in synchronization with an output trigger after it has completed D/A conversion.



Figure 7-8. Block Diagram of D/A Converter

# 7.7 Serial Interface

Three independent serial interface channels are provided.

- $\bullet$  Asynchronous serial interface (UART)/3-wire serial I/O (IOE)  $\times$  2
- $\bullet$  Clocked serial interface (CSI)  $\times$  1
- 3-wire serial I/O (IOE)

Therefore, communication with an external system and local communication within the system can be simultaneously executed (refer to Figure 7-9).

#### Figure 7-9. Example of Serial Interface





#### μ**PD784216 (master)**

Note Handshake line

# 7.7.1 Asynchronous serial interface/3-wire serial I/O (UART/IOE)

Two channels of serial interfaces that can select an asynchronous serial interface mode and 3-wire serial I/O mode are provided.

#### (1) Asynchronous serial interface mode

In this mode, data of 1 byte following the start bit is transmitted or received. Because an on-chip baud rate generator is provided, a wide range of baud rates can be set. Moreover, the clock input to the ASCK pin can be divided to define a baud rate. When the baud rate generator is used, a baud rate conforming to the MIDI standard (31.25 kbps) can be also obtained.



Figure 7-10. Block Diagram in Asynchronous Serial Interface Mode

\*

#### (2) 3-wire serial I/O mode

In this mode, the master device starts transfer by making the serial clock active and transfers 1-byte data in synchronization with this clock.

This mode is used to communicate with a device having the conventional clocked serial interface. Basically, communication is established by using three lines: serial clocks ( $\overline{SCK1}$  and  $\overline{SCK2}$ ), serial data inputs (SI1 and SI2), and serial data outputs (SO1 and SO2). To connect two or more devices, a handshake line is necessary.





# 7.7.2 Clocked serial interface (CSI)

In this mode, the master device starts transfer by making the serial clock active and communicates 1-byte data in synchronization with this clock.

#### • 3-wire serial I/O mode

This mode is to communicate with devices having the conventional clocked serial interface. Basically, communication is established in this mode with three lines: one serial clock ( $\overline{SCK0}$ ) and two serial data (SI0 and SO0) lines.

Generally, a handshake line is necessary to check the reception status.

1





#### 7.8 Clock Output Function

Clocks of the following frequencies can be output as clock output.

- 97.7 kHz/195 kHz/391 kHz/781 kHz/1.56 MHz/3.13 MHz/6.25 MHz/12.5 MHz
- (@ 12.5-MHz operation with main system clock)
- 32.768 kHz (@ 32.768-kHz operation with subsystem clock)

#### Figure 7-13. Block Diagram of Clock Output Function



# 7.9 Buzzer Output Function

Clocks of the following frequencies can be output as buzzer output.

• 1.5 kHz/3.1 kHz/6.1 kHz/12.2 kHz (@ 12.5-MHz operation with main system clock)

#### Figure 7-14. Block Diagram of Buzzer Output Function



# 7.10 Edge Detection Function

The interrupt input pins (INTP0, INTP1, NMI/INTP2, INTP3 through INTP6) are used not only to input interrupt requests but also to input trigger signals to the internal hardware units. Because these pins operate at an edge of the input signal, they have a function to detect an edge. Moreover, a noise reduction function is also provided to prevent erroneous detection due to noise.

| Pin Name            | Detectable Edge                            | Noise Reduction |  |  |
|---------------------|--------------------------------------------|-----------------|--|--|
| NMI                 | Either or both of rising and falling edges | By analog delay |  |  |
| INTP0 through INTP6 |                                            |                 |  |  |

#### 7.11 Watch Timer

The watch timer has the following functions:

- Watch timer
- Interval timer

The watch timer and interval timer functions can be used at the same time.

#### (1) Watch timer

The watch timer sets the WTIF flag of the interrupt control register (WTIC) at time intervals of 0.5 seconds by using the 32.768-kHz subsystem clock.

#### (2) Interval timer

The interval timer generates an interrupt request (INTTM3) at predetermined time intervals.

Figure 7-15. Block Diagram of Watch Timer



# 7.12 Watchdog Timer

A watchdog timer is provided to detect a hang up of the CPU. This watchdog timer generates a non-maskable or maskable interrupt unless it is cleared by software within a specified interval time. Once enabled to operate, the watchdog timer cannot be stopped by software. Whether the interrupt by the watchdog timer or the interrupt input from the NMI pin takes precedence can be specified.





Remark fclk: Internal system clock (fxx to fxx/8)

\*

# 8. INTERRUPT FUNCTION

As the servicing in response to an interrupt request, the three types shown in Table 8-1 can be selected by program.

| Servicing Mode     | Entity of Servicing | Servicing                                                                                                    | Contents of PC and PSW                                |
|--------------------|---------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Vectored interrupt | Software            | Branches and executes servicing routine (servicing is arbitrary)                                             | Saves to and restores from stack                      |
| Context switching  |                     | Automatically switches register bank,<br>branches and executes servicing routine<br>(servicing is arbitrary) | Saves to or restores from fixed area in register bank |
| Macro service      | Firmware            | Executes data transfer between memory and I/O (servicing is fixed)                                           | Retained                                              |

#### Table 8-1. Servicing of Interrupt Request

#### 8.1 Interrupt Sources

Table 8-2 shows the interrupt sources available. As shown, interrupts are generated by 29 types of sources, execution of the BRK instruction, BRKCS instruction, or an operand error.

The priority of interrupt servicing can be set to four levels, so that nesting can be controlled during interrupt servicing and that which of the two or more interrupts that simultaneously occur should be serviced first. When the macro service function is used, however, nesting always proceeds.

The default priority is the priority (fixed) of the service that is performed if two or more interrupt requests, having the same priority, simultaneously generate (refer to Table 8-2).

| Туре         | Default     |                   | Source                                                       | Internal/ | Macro        |
|--------------|-------------|-------------------|--------------------------------------------------------------|-----------|--------------|
|              | Priority    | Name              | Trigger                                                      | External  | Service      |
| Software     |             | BRK instruction   | Instruction execution                                        | _         |              |
|              |             | BRKCS instruction | Instruction execution                                        |           |              |
|              |             | Operand error     | If result of exclusive OR between operands                   |           |              |
|              |             |                   | byte and byte is not FFH when MOV STBC,                      |           |              |
|              |             |                   | #byte instruction, MOV WDM, #byte instruction,               |           |              |
|              |             |                   | or LOCATION instruction is executed                          |           |              |
| Non-maskable | —           | NMI               | Pin input edge detection                                     | External  | —            |
|              |             | INTWDT            | Overflow of watchdog timer                                   | Internal  |              |
| Maskable     | 0 (highest) | INTWDTM           | Overflow of watchdog timer                                   | Internal  | $\checkmark$ |
|              | 1           | INTP0             | Pin input edge detection                                     | External  |              |
|              | 2           | INTP1             |                                                              |           |              |
|              | 3           | INTP2             |                                                              |           |              |
|              | 4           | INTP3             |                                                              |           |              |
|              | 5           | INTP4             | ]                                                            |           |              |
|              | 6           | INTP5             | ]                                                            |           |              |
|              | 7           | INTP6             | 1                                                            |           |              |
|              | 8           | INTCSI0           | End of 3-wire transfer by CSI0                               | Internal  |              |
|              | 9           | INTSER1           | Occurrence of UART reception error in ASI1                   |           |              |
|              | 10          | INTSR1            | End of UART reception by ASI1                                |           |              |
|              |             | INTCSI1           | End of 3-wire transfer by CSI1                               |           |              |
|              | 11          | INTST1            | End of UART transmission by ASI1                             |           |              |
|              | 12          | INTSER2           | Occurrence of UART reception error in ASI2                   |           |              |
|              | 13          | INTSR2            | End of UART reception by ASI2                                |           |              |
|              |             | INTCSI2           | End of 3-wire transfer by CSI2                               |           |              |
|              | 14          | INTST2            | End of UART transmission by ASI2                             |           |              |
|              | 15          | INTTM3            | Reference time interval signal from watch timer              |           |              |
|              | 16          | INTTM00           | Signal indicating coincidence between 16-bit                 |           |              |
|              |             |                   | timer register and capture/compare register<br>(CR00)        |           |              |
|              | 17          | INTTM01           | Signal indicating coincidence between 16-bit                 |           |              |
|              |             |                   | timer register and capture/compare register<br>(CR01)        |           |              |
|              | 18          | INTTM1            | Occurrence of coincidence signal of 8-bit timer/counter 1    |           |              |
|              | 19          | INTTM2            | Occurrence of coincidence signal of 8-bit timer/counter 2    |           |              |
|              | 20          | INTAD             | End of conversion by A/D converter                           |           |              |
|              | 21          | INTTM5            | Occurrence of coincidence signal of 8-bit                    |           |              |
|              |             | -                 | timer/counter 5                                              |           |              |
| 22 INTTM6    |             |                   | Occurrence of coincidence signal of 8-bit timer/counter 6    |           |              |
|              | 23          | INTTM7            | Occurrence of coincidence signal of 8-bit timer/counter 7    |           |              |
|              | 24          | INTTM8            | Occurrence of coincidence signal of 8-bit<br>timer/counter 8 |           |              |
|              | 25          | INTWT             | Overflow of watch timer                                      |           |              |
|              | 26 (lowest) | INTKR             | Detection of falling edge of port 8                          | External  |              |

# Table 8-2. Interrupt Sources

Remark ASI: Asynchronous Serial Interface CSI: Clocked Serial Interface \*

# 8.2 Vectored Interrupt

Execution branches to a servicing routine by using the memory contents of a vector table address corresponding to the interrupt source as the address of the branch destination.

So that the CPU performs interrupt servicing, the following operations are performed:

- On branching: Saves the status of the CPU (contents of PC and PSW) to stack
- On returning: Restores the status of the CPU (contents of PC and PSW) from stack

To return to the main routine from an interrupt service routine, the RETI instruction is used. The branch destination address is in a range of 0 to FFFFH.

| Interrupt Source      | Vector Table Address | Interrupt Source | Vector Table Address |
|-----------------------|----------------------|------------------|----------------------|
| BRK instruction       | 003EH                | INTSER2          | 001EH                |
| TRAP0 (operand error) | 003CH                | INSR2            | 0020H                |
| NMI                   | 0002H                | INTCSI2          |                      |
| INTWDT (non-maskable) | 0004H                | INTST2           | 0022H                |
| INTWDTM (maskable)    | 0006H                | INTTM3           | 0024H                |
| INTP0                 | 0008H                | INTTM00          | 0026H                |
| INTP1                 | 000AH                | INTTM01          | 0028H                |
| INTP2                 | 000CH                | INTTM1           | 002AH                |
| INTP3                 | 000EH                | INTTM2           | 002CH                |
| INTP4                 | 0010H                | INTAD            | 002EH                |
| INTP5                 | 0012H                | INTTM5           | 0030H                |
| INTP6                 | 0014H                | INTTM6           | 0032H                |
| INTCSI0               | 0016H                | INTTM7           | 0034H                |
| INTSER1               | 0018H                | INTTM8           | 0036H                |
| INTSR1                | 001AH                | INTWT            | 0038H                |
| INTCSI1               |                      | INTKR            | 003AH                |
| INTST1                | 001CH                |                  |                      |

Table 8-3. Vector Table Address

# 8.3 Context Switching

When an interrupt request is generated or when the BRKCS instruction is executed, a predetermined register bank is selected by hardware. Context switching is a function that branches execution to a vector address stored in advance in the register bank, and to stack the current contents of the program counter (PC) and program status word (PSW) to the register bank.

The branch address is in a range of 0 to FFFFH.

#### Figure 8-1. Context Switching Operation When Interrupt Request Is Generated



#### 8.4 Macro Service

This function is to transfer data between memory and a special function register (SFR) without intervention by the CPU. A macro service controller accesses the memory and SFR in the same transfer cycle and directly transfers data without loading it.

Because this function does not save or restore the status of the CPU, or load data, data can be transferred at high speeds.





# 8.5 Application Example of Macro Service

(1) Transmission of serial interface



Each time macro service requests INTST1 and INTST2 are generated, the next transmit data is transferred from memory to TXS1 and TXS2. When data n (last byte) has been transferred to TXS1 and TXS2 (when the transmit data storage buffer has become empty), vectored interrupt requests INTST1 and INTST2 are generated.

(2) Reception of serial interface



Each time macro service requests INTSR1 and INTSR2 are generated, the receive data is transferred from RXB1 and RXB2 to memory. When data n (last byte) has been transferred to memory (when the receive data storage buffer has become full), vectored interrupt requests INTSR1 and INTSR2 are generated.

# 9. LOCAL BUS INTERFACE

The local bus interface can connect an external memory or I/O (memory mapped I/O) and support a memory space of 1 MByte (refer to Figure 9-1).

# Figure 9-1. Example of Local Bus Interface

# (1) Multiplexed bus mode



(2) Separate bus mode



# 9.1 Memory Expansion

External program memory and data memory can be connected in two stages: 256 Kbytes and 1 Mbytes. To connect the external memory, ports 4 through 6 and port 8 are used. The external memory can be connected in the following two modes:

- Multiplexed bus mode: The external memory is connected by using a time-division address/data bus. The number of ports used when the external memory is connected can be reduced in this mode.
- Separate bus mode: The external memory is connected by using an address bus and data bus independent of each other. Because an external latch circuit is not necessary, this mode is useful for reducing the number of components and mounting area on the printed wiring board.

# 9.2 Programmable Wait

Wait state(s) can be inserted to the memory space (00000H through FFFFH) while the  $\overline{RD}$  and  $\overline{WR}$  signals are active.

In addition, there is an address wait function that extends the active period of the ASTB signal to gain the address decode time.

# **10. STANDBY FUNCTION**

This function is to reduce the power consumption of the chip, and can be used in the following modes:

 HALT mode: Stops supply of the operating clock to the CPU. This mode is used in combination with the normal operation mode for intermittent operation to reduce the average power consumption. IDLE mode: Stops the entire system with the oscillator continuing operation. The power consumption in this mode is close to that in the STOP mode. However, the time required to restore the normal program operation from this mode is almost the same as that from the HALT mode. STOP mode: Stops the main system clock and thereby to stop all the internal operations of the chip. Consequently, the power consumption is minimized with only leakage current flowing. • Low power consumption mode: The main system clock is stopped with the subsystem clock used as the system clock. The CPU can operate on the subsystem clock to reduce the current consumption. • Low power consumption HALT mode: This is a standby function in the low-power consumption mode and stops the operation clock of the CPU, to reduce the power consumption of the entire system. • Low power consumption IDLE mode: This is a standby function in the low-power consumption mode and stops the entire system except the oscillator, to reduce the power consumption of the entire system.

These modes are programmable.

The macro service can be started from the HALT mode or low-power consumption HALT mode.

 ★ After macro service processing is executed, the system returnes to the HALT mode again. The transition of the standby status is shown in Figure 10-1.

Figure 10-1. Standby Function State Transitions



- Notes 1. Only unmasked interrupt requests
  - 2. Only unmasked INTP0 to INTP6, INTWT, key return interrupt (P80 to P87)

**Remark** NMI is valid only for an external input. The watchdog timer cannot be used for the release of standby (HALT mode/STOP mode/IDLE mode).

# **11. RESET FUNCTION**

When a low-level signal is input to the RESET pin, the system is reset, and each hardware unit is initialized (reset). During the reset period, oscillation of the main system clock is unconditionally stopped. Consequently, the current consumption of the entire system can be reduced.

★ When the RESET signal goes high, the reset status is cleared, oscillation stabilization time (84.0 ms at 12.5-MHz operation) elapses, the contents of the reset vector table are set to the program counter (PC), execution branches to an address set to the PC, and program execution is started from that branch address. Therefore, the program can be reset and started from any address.





The RESET input pin has an analog delay noise rejection circuit to prevent malfunctioning due to noise.

Figure 11-2. Acknowledgement of Reset Signal



# **12. INSTRUCTION SET**

(1) 8-bit instructions (The instructions in parentheses are combinations realized by describing A as r) MOV, XCH, ADD, ADDC, SUB, SUBC, AND, OR, XOR, CMP, MULU, DIVUW, INC, DEC, ROR, ROL, RORC, ROLC, SHR, SHL, ROR4, ROL4, DBNZ, PUSH, POP, MOVM, XCHM, CMPME, CMPMNE, CMPMNC, CMPMC, MOVBK, XCHBK, CMPBKE, CMPBKNE, CMPBKNC, CMPBKC

| Second Operand               | #byte                          | А                                                          | r<br>r'                               | saddr<br>saddr'                                | sfr                                 | !addr16<br>!!addr24                     | mem                                 | r3<br>PSWL | [WHL+]                                    | n          | None <sup>Note 2</sup>      |
|------------------------------|--------------------------------|------------------------------------------------------------|---------------------------------------|------------------------------------------------|-------------------------------------|-----------------------------------------|-------------------------------------|------------|-------------------------------------------|------------|-----------------------------|
| First Operand                |                                |                                                            | I                                     | Sauur                                          |                                     | !!auu124                                | [saddrp]<br>[%saddrg]               | PSWL       | [WHL–]                                    |            |                             |
| A                            | (MOV)<br>ADD <sup>Note 1</sup> | (MOV)<br>(XCH)<br>(ADD) <sup>Note 1</sup>                  | MOV<br>XCH<br>(ADD) <sup>Note 1</sup> | (MOV) Note 6<br>(XCH) Note 6<br>(ADD) Note 1,6 | (XCH)                               | (MOV)<br>(XCH)<br>ADD <sup>Note 1</sup> | MOV<br>XCH<br>ADD <sup>Note 1</sup> | MOV        | (MOV)<br>(XCH)<br>(ADD) <sup>Note 1</sup> |            |                             |
| r                            | MOV<br>ADD <sup>Note 1</sup>   | (MOV)<br>(XCH)<br>(ADD) <sup>Note 1</sup>                  | MOV<br>XCH<br>ADD <sup>Note 1</sup>   | MOV<br>XCH<br>ADD <sup>Note 1</sup>            | MOV<br>XCH<br>ADD <sup>Note 1</sup> | мо∨<br>ХСН                              |                                     |            |                                           | ROR Note 3 | MULU<br>DIVUW<br>INC<br>DEC |
| saddr                        | MOV<br>ADD <sup>Note 1</sup>   | (MOV) <sup>Note 6</sup><br>(ADD) <sup>Note 1</sup>         |                                       | MOV<br>XCH<br>ADD <sup>Note 1</sup>            |                                     |                                         |                                     |            |                                           |            | INC<br>DEC<br>DBNZ          |
| sfr                          | MOV<br>ADD <sup>Note 1</sup>   | MOV<br>(ADD) <sup>Note 1</sup>                             | MOV<br>ADD <sup>Note 1</sup>          |                                                |                                     |                                         |                                     |            |                                           |            | PUSH<br>POP                 |
| !addr16<br>!!addr24          | MOV                            | (MOV)<br>ADD <sup>Note 1</sup>                             | MOV                                   |                                                |                                     |                                         |                                     |            |                                           |            |                             |
| mem<br>[saddrp]<br>[%saddrg] |                                | MOV<br>ADD <sup>Note 1</sup>                               |                                       |                                                |                                     |                                         |                                     |            |                                           |            |                             |
| mem3                         |                                |                                                            |                                       |                                                |                                     |                                         |                                     |            |                                           |            | ROR4<br>ROL4                |
| r3<br>PSWL<br>PSWH           | MOV                            | MOV                                                        |                                       |                                                |                                     |                                         |                                     |            |                                           |            |                             |
| B, C                         |                                |                                                            |                                       |                                                |                                     |                                         |                                     |            |                                           |            | DBNZ                        |
| STBC, WDM                    | MOV                            |                                                            |                                       |                                                |                                     |                                         |                                     |            |                                           |            |                             |
| [TDE+]<br>[TDE–]             |                                | (MOV)<br>(ADD) <sup>Note 1</sup><br>MOVM <sup>Note 4</sup> |                                       |                                                |                                     |                                         |                                     |            | MOVBK Note 5                              |            |                             |

#### Table 12-1. Instruction List by 8-Bit Addressing

Notes 1. The operands of ADDC, SUB, SUBC, AND, OR, XOR, and CMP are the same as that of ADD.

- 2. Either the second operand is not used, or the second operand is not an operand address.
- 3. The operands of ROL, RORC, ROLC, SHR, and SHL are the same as that of ROR.
- 4. The operands of XCHM, CMPME, CMPMNE, CMPMNC, and CMPMC are the same as that of MOVM.
- The operands of XCHBK, CMPBKE, CMPBKNE, CMPBKNC, and CMPBKC are the same as that of MOVBK.
- 6. The code length of some instructions having saddr2 as saddr in this combination is short.

\*

\*

# (2) 16-bit instructions (The instructions in parentheses are combinations realized by describing AX as rp)

MOVW, XCHW, ADDW, SUBW, CMPW, MULUW, MULW, DIVUX, INCW, DECW, SHRW, SHLW, PUSH, POP, ADDWG, SUBWG, PUSHU, POPU, MOVTBLW, MACW, MACSW, SACW

| Second Operand        | #word       | AX            | rp            | saddrp          | sfrp          | !addr16  | mem       | [WHL+] | byte    | n    | None Note 2 |
|-----------------------|-------------|---------------|---------------|-----------------|---------------|----------|-----------|--------|---------|------|-------------|
| <u> </u>              |             |               | rp'           | saddrp'         |               | !!addr24 | [saddrp]  |        |         |      |             |
| First Operand         |             |               |               |                 |               |          | [%saddrg] |        |         |      |             |
| AX                    | (MOVW)      | (MOVW)        | (MOVW)        | (MOVW) Note 3   | MOVW          | (MOVW)   | MOVW      | (MOVW) |         |      |             |
|                       | ADDW Note 1 | (XCHW)        | (XCHW)        | (XCHW) Note 3   | (XCHW)        | XCHW     | XCHW      | (XCHW) |         |      |             |
|                       |             | (ADD) Note 1  | (ADDW) Note 1 | (ADDW) Note 1,3 | (ADDW) Note 1 |          |           |        |         |      |             |
| rp                    | MOVW        | (MOVW)        | MOVW          | MOVW            | MOVW          | MOVW     |           |        |         | SHRW | MULW Note   |
|                       | ADDW Note 1 | (XCHW)        | хснw          | XCHW            | XCHW          |          |           |        |         | SHLW | INCW        |
|                       |             | (ADDW) Note 1 | ADDW Note 1   | ADDW Note 1     | ADDW Note 1   |          |           |        |         |      | DECW        |
| saddrp                | MOVW        | (MOVW) Note 3 | MOVW          | MOVW            |               |          |           |        |         |      | INCW        |
|                       | ADDW Note 1 | (ADDW) Note 1 | ADDW Note 1   | XCHW            |               |          |           |        |         |      | DECW        |
|                       |             |               |               | ADDW Note 1     |               |          |           |        |         |      |             |
| sfrp                  | MOVW        | MOVW          | MOVW          |                 |               |          |           |        |         |      | PUSH        |
|                       | ADDW Note 1 | (ADDW) Note 1 | ADDW Note 1   |                 |               |          |           |        |         |      | POP         |
| !addr16               | MOVW        | (MOVW)        | MOVW          |                 |               |          |           |        | MOVTBLW |      |             |
| !!addr24              |             | (             |               |                 |               |          |           |        |         |      |             |
|                       |             | MOVW          |               |                 |               |          |           |        |         |      |             |
| mem                   |             | 1010 0 00     |               |                 |               |          |           |        |         |      |             |
| [saddrp]<br>[%saddrg] |             |               |               |                 |               |          |           |        |         |      |             |
|                       |             |               |               |                 |               |          |           |        |         |      |             |
| PSW                   |             |               |               |                 |               |          |           |        |         |      | PUSH        |
|                       |             |               |               |                 |               |          |           |        |         |      | POP         |
| SP                    | ADDWG       |               |               |                 |               |          |           |        |         |      |             |
|                       | SUBWG       |               |               |                 |               |          |           |        |         |      |             |
| post                  |             |               |               |                 |               |          |           |        |         |      | PUSH        |
|                       |             |               |               |                 |               |          |           |        |         |      | POP         |
|                       |             |               |               |                 |               |          |           |        |         |      | PUSHU       |
|                       |             |               |               |                 |               |          |           |        |         |      | POPU        |
| [TDE+]                |             | (MOVW)        |               |                 |               |          |           | SACW   |         |      |             |
| byte                  |             |               |               |                 |               |          |           |        |         |      | MACW        |
|                       |             |               |               |                 |               |          |           |        |         |      | MACSW       |

### Table 12-2. Instruction List by 16-Bit Addressing

**Notes 1.** The operands of SUBW and CMPW are the same as that of ADDW.

- 2. Either the second operand is not used, or the second operand is not an operand address.
- 3. The code length of some instructions having saddrp2 as saddrp in this combination is short.
- 4. The operands of MULUW and DIVUX are the same as that of MULW.

# (3) 24-bit instructions (The instructions in parentheses are combinations realized by describing WHL as rg)

MOVG, ADDG, SUBG, INCG, DECG, PUSH, POP

| Second Operand | #imm24 | WHL    | rg     | saddrg | !!addr24 | mem1 | [%saddrg] | SP   | None Note |
|----------------|--------|--------|--------|--------|----------|------|-----------|------|-----------|
|                |        |        | rg'    |        |          |      |           |      |           |
| First Operand  |        |        |        |        |          |      |           |      |           |
| WHL            | (MOVG) | (MOVG) | (MOVG) | (MOVG) | (MOVG)   | MOVG | MOVG      | MOVG |           |
|                | (ADDG) | (ADDG) | (ADDG) | ADDG   |          |      |           |      |           |
|                | (SUBG) | (SUBG) | (SUBG) | SUBG   |          |      |           |      |           |
| rg             | MOVG   | (MOVG) | MOVG   | MOVG   | MOVG     |      |           |      | INCG      |
|                | ADDG   | (ADDG) | ADDG   |        |          |      |           |      | DECG      |
|                | SUBG   | (SUBG) | SUBG   |        |          |      |           |      | PUSH      |
|                |        |        |        |        |          |      |           |      | POP       |
| saddrg         |        | (MOVG) | MOVG   |        |          |      |           |      |           |
| !!addr24       |        | (MOVG) | MOVG   |        |          |      |           |      |           |
| mem1           |        | MOVG   |        |        |          |      |           |      |           |
| [%saddrg]      |        | MOVG   |        |        |          |      |           |      |           |
| SP             | MOVG   | MOVG   |        |        |          |      |           |      | INCG      |
|                |        |        |        |        |          |      |           |      | DECG      |

# Table 12-3. Instruction List by 24-Bit Addressing

Note Either the second operand is not used, or the second operand is not an operand address.

# (4) Bit manipulation instructions

MOV1, AND1, OR1, XOR1, SET1, CLR1, NOT1, BT, BF, BTCLR, BFSET

| Second Operand | CY   | saddr.bit sfr.bit        | /saddr.bit /sfr.bit        | None Note |
|----------------|------|--------------------------|----------------------------|-----------|
|                |      | A.bit X.bit              | /A.bit /X.bit              |           |
|                |      | PSWL.bit PSWH.bit        | /PSWL.bit /PSWH.bit        |           |
|                |      | mem2.bit                 | /mem2.bit                  |           |
| First Operand  |      | !addr16.bit !!addr24.bit | /!addr16.bit /!!addr24.bit |           |
| СҮ             |      | MOV1                     | AND1                       | NOT1      |
|                |      | AND1                     | OR1                        | SET1      |
|                |      | OR1                      |                            | CLR1      |
|                |      | XOR1                     |                            |           |
| saddr.bit      | MOV1 |                          |                            | NOT1      |
| sfr.bit        |      |                          |                            | SET1      |
| A.bit          |      |                          |                            | CLR1      |
| X.bit          |      |                          |                            | BF        |
| PSWL.bit       |      |                          |                            | вт        |
| PSWH.bit       |      |                          |                            | BTCLR     |
| mem2.bit       |      |                          |                            | BFSET     |
| !addr16.bit    |      |                          |                            |           |
| !!addr24.bit   |      |                          |                            |           |

**Note** Either the second operand is not used, or the second operand is not an operand address.

# (5) Call and return/branch instructions

CALL, CALLF, CALLT, BRK, RET, RETI, RETB, RETCS, RETCSB, BRKCS, BR, BNZ, BNE, BZ, BE, BNC, BNL, BC, BL, BNV, BPO, BV, BPE, BP, BN, BLT, BGE, BLE, BGT, BNH, BH, BF, BT, BTCLR, BFSET, DBNZ

#### Table 12-5. Instruction List by Call and Return/Branch Instruction Addressing

| Operand of Instruction | \$addr20 | \$!addr20 | !addr16 | !!addr20 | rp   | rg   | [rp] | [rg] | !addr11 | [addr5] | RBn   | None |
|------------------------|----------|-----------|---------|----------|------|------|------|------|---------|---------|-------|------|
| Address                |          |           |         |          |      |      |      |      |         |         |       |      |
| Basic instruction      | BC Note  | CALL      | CALL    | CALL     | CALL | CALL | CALL | CALL | CALLF   | CALLF   | BRKCS | BRK  |
|                        | BR       | BR        | BR      | BR       | BR   | BR   | BR   | BR   |         |         |       | RET  |
|                        |          |           | RETCS   |          |      |      |      |      |         |         |       | RETI |
|                        |          |           | RETCSB  |          |      |      |      |      |         |         |       | RETB |
| Compound instruction   | BF       |           |         |          |      |      |      |      |         |         |       |      |
|                        | вт       |           |         |          |      |      |      |      |         |         |       |      |
|                        | BTCLR    |           |         |          |      |      |      |      |         |         |       |      |
|                        | BFSET    |           |         |          |      |      |      |      |         |         |       |      |
|                        | DBNZ     |           |         |          |      |      |      |      |         |         |       |      |

**Note** The operands of BNZ, BNE, BZ, BE, BNC, BNL, BL, BNV, BPO, BV, BPE, BP, BN, BLT, BGE, BLE, BGT, BNH, and BH are the same as that of BC.

#### (6) Other instructions

ADJBA, ADJBS, CVTBW, LOCATION, SEL, NOT, EI, DI, SWRS

# ★ 13. ELECTRICAL SPECIFICATIONS

### Absolute Maximum Ratings ( $T_A = 25^{\circ}C$ )

| Parameter                     | Symbol             |                                       | Conditions          | Ratings                       | Unit |
|-------------------------------|--------------------|---------------------------------------|---------------------|-------------------------------|------|
| Supply voltage                | Vdd                |                                       |                     | -0.3 to +6.5                  | V    |
|                               | AVDD               |                                       |                     | -0.3 to V <sub>DD</sub> + 0.3 | V    |
|                               | AVss               |                                       |                     | -0.3 to Vss + 0.3             | V    |
|                               | AV <sub>REF0</sub> | A/D converter reference voltage input |                     | -0.3 to VDD + 0.3             | V    |
|                               | AV <sub>REF1</sub> | D/A converter refe                    | rence voltage input | -0.3 to VDD + 0.3             | V    |
| Input voltage                 | VI1                | Other than P90 to                     | P95                 | -0.3 to VDD + 0.3             | V    |
|                               | V <sub>I2</sub>    | P90 to P95                            | N-ch open drain     | -0.3 to +12                   | V    |
| Analog input voltage          | Van                | Analog input pin                      | ·                   | AVss - 0.3 to AVREF + 0.3     | V    |
| Output voltage                | Vo                 |                                       |                     | -0.3 to Vpd + 0.3             | V    |
| Output current, low           | lol                | Per pin                               |                     | 15                            | mA   |
|                               |                    | Total of P2, P4 to                    | P8                  | 75                            | mA   |
|                               |                    | Total of P0, P3, P                    | 9, P10, P12, P13    | 75                            | mA   |
| Output current, high          | Іон                | Per pin                               |                     | -10                           | mA   |
|                               |                    | Total of P2, P4 to                    | P8                  | -50                           | mA   |
|                               |                    | Total of P0, P3, P                    | 9, P10, P12, P13    | -50                           | mA   |
| Operating ambient temperature | TA                 |                                       |                     | -40 to +85                    | °C   |
| Storage temperature           | Tstg               |                                       |                     | -65 to +150                   | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

# **Operating Conditions**

- Operating ambient temperature (T<sub>A</sub>): -40 to  $+85^{\circ}C$
- Power supply voltage and clock cycle time: See Figure 13-1





Supply Voltage [V]

CAPACITANCE (T<sub>A</sub> =  $25^{\circ}$ C, V<sub>DD</sub> = V<sub>SS</sub> = 0 V)

| Parameter          | Symbol | Conc      | MIN.              | TYP. | MAX. | Unit |    |
|--------------------|--------|-----------|-------------------|------|------|------|----|
| Input capacitance  | Сі     | f = 1 MHz | Other than Port 9 |      |      | 15   | pF |
|                    |        |           | Port 9            |      |      | 20   | pF |
| Output capacitance | Co     | -         | Other than Port 9 |      |      | 15   | pF |
|                    |        |           | Port 9            |      |      | 20   | pF |
| I/O capacitance    | Сю     |           | Other than Port 9 |      |      | 15   | pF |
|                    |        |           | Port 9            |      |      | 20   | pF |

## Main System Clock Oscillator Characteristics (T<sub>A</sub> = -40 to $+85^{\circ}$ C)

| Resonator                          | Recommended Circuit | Parameter                                      | Test Conditions                                              | MIN. | TYP. | MAX. | Unit |
|------------------------------------|---------------------|------------------------------------------------|--------------------------------------------------------------|------|------|------|------|
| Ceramic<br>resonator<br>or crystal | X2 X1 Vss           | Oscillation<br>frequency (fx)                  | $4.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 2    |      | 12.5 | MHz  |
| resonator                          | tor                 |                                                | $2.7 \text{ V} \le \text{V}_{\text{DD}} < 4.5 \text{ V}$     | 2    |      | 6.25 |      |
|                                    |                     |                                                | $2.2 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$    | 2    |      | 3    |      |
| External                           |                     | X1 input frequency                             | $4.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 2    |      | 25   | MHz  |
| clock                              |                     | (fx)                                           | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.5 \text{ V}$    | 2    |      | 12.5 |      |
|                                    | X2 X1               |                                                | $2.2 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$    | 2    |      | 6.25 |      |
|                                    | μPD74HCU04          | X1 input high/low-<br>level width (twxH, twxL) |                                                              | 35   |      | 250  | ns   |
|                                    |                     | X1 input rising/                               | $4.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 0    |      | 5    | ns   |
|                                    |                     | falling time (txR, txF)                        | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.5 \text{ V}$    | 0    |      | 10   |      |
|                                    |                     |                                                | $2.2 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$    | 0    |      | 20   |      |

Cautions 1. When using the main system clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance.

- Keep the wiring length as short as possible.
- Do not cross the wiring with the other signal lines.
- Do not route the wiring near a signal line through which a high fluctuating current flows.
- Always make the ground point of the oscillator capacitor the same potential as Vss.
- Do not ground the capacitor in a ground pattern in which a high current flows.
- Do not fetch signals from the oscillator.
- 2. When the main system clock is stopped and the system is operated by the subsystem clock, the subsystem clock should be switched back to the main system clock after the oscillation stabilization time is secured by the program.

| Resonator            | Recommended Circuit | Parameter                                         | Test Conditions                                           | MIN. | TYP.   | MAX. | Unit |
|----------------------|---------------------|---------------------------------------------------|-----------------------------------------------------------|------|--------|------|------|
| Crystal<br>resonator |                     | Oscillation<br>frequency (fxT)                    |                                                           | 32   | 32.768 | 35   | kHz  |
|                      |                     | Oscillation<br>stabilization time <sup>Note</sup> | $4.5~V \leq V_{\text{DD}} \leq 5.5~V$                     |      | 1.2    | 2    | s    |
|                      |                     |                                                   | $2.2 \text{ V} \leq \text{V}_{\text{DD}} < 4.5 \text{ V}$ |      |        | 10   |      |
| External<br>clock    | XT2 XT1             | XT1 input<br>frequency (fxT)                      |                                                           | 32   |        | 35   | kHz  |
|                      |                     | XT1 input high/low-<br>level width (txтн, txтL)   |                                                           | 5    |        | 15   | μs   |

#### Subsystem Clock Oscillator Characteristics (T<sub>A</sub> = -40 to $+85^{\circ}$ C)

Note Time required to stabilize oscillation after VDD reaches oscillator voltage MIN.

Cautions 1. When using the subsystem clock oscillator, wire as follows in the area enclosed by the broken lines in the above figures to avoid an adverse effect from wiring capacitance.

- Keep the wiring length as short as possible.
- Do not cross the wiring with the other signal lines.
- Do not route the wiring near a signal line through which a high fluctuating current flows.
- Always make the ground point of the oscillator capacitor the same potential as Vss.
- Do not ground the capacitor to a ground pattern in which a high current flows.
- Do not fetch signals from the oscillator.
- 2. When the main system clock is stopped and the system is operated by the subsystem clock, the subsystem clock should be switched back to the main system clock after the oscillation stabilization time is secured by the program.

| Parameter                    | Symbol           | Condition                                                                 |                                | MIN.    | TYP. | MAX.   | Unit |
|------------------------------|------------------|---------------------------------------------------------------------------|--------------------------------|---------|------|--------|------|
| Input voltage, low           | VIL1             | Note                                                                      |                                | 0       |      | 0.3Vdd | V    |
|                              | VIL2             | Total for P00 to P06, P20, P2<br>P72, P100 to P103, RESET                 | 22, P33, P34, P70,             | 0       |      | 0.2Vdd | V    |
|                              | VIL3             | P90 to P95 (N-ch open drain)                                              | )                              | 0       |      | 0.3Vdd | V    |
|                              | VIL4             | Total for P10 to P17, P130, P                                             | 2131                           | 0       |      | 0.3Vdd | V    |
|                              | VIL5             | Total for X1, X2, XT1, XT2                                                |                                | 0       |      | 0.2Vdd | V    |
|                              | VIL6             | P25, P27                                                                  |                                | 0       |      | 0.3Vdd | V    |
| Input voltage, high          | VIH1             | Note                                                                      |                                | 0.7Vdd  |      | Vdd    | V    |
|                              | VIH2             | Total for P00 to P06, P20, P2<br>P72, P100 to P103, RESET                 | 22, P33, P34, P70,             | 0.8Vdd  |      | Vdd    | V    |
|                              | Vінз             | P90 to P95 (N-ch open drain)                                              |                                | 0.7Vdd  |      | 12     | V    |
|                              | VIH4             | Total for P10 to P17, P130, P131                                          |                                | 0.7Vdd  |      | Vdd    | V    |
|                              | VIH5             | Total for X1, X2, XT1, XT2                                                |                                | 0.8Vdd  |      | Vdd    | V    |
|                              | VIH6             | P25, P27                                                                  |                                | 0.7Vdd  |      | Vdd    | V    |
| Output voltage, low          | Vol1             | For pins other than P40 to<br>P47, P50 to P57, P90 to P95<br>IoL = 1.6 mA | V <sub>DD</sub> = 4.5 to 5.5 V |         |      | 0.4    | V    |
|                              |                  | Total for P40 to P47,<br>P50 to P57<br>IoL = 8 mA                         | V <sub>DD</sub> = 4.5 to 5.5 V |         |      | 1.0    | V    |
|                              |                  | P90 to P95 lo <sub>L</sub> = 15 mA                                        | V <sub>DD</sub> = 4.5 to 5.5 V |         | 0.4  | 2.0    | V    |
|                              | Vol2             | lol = 400 μA                                                              |                                |         |      | 0.5    | V    |
| Output voltage, high         | V <sub>OH1</sub> | lон = −1 mA                                                               | V <sub>DD</sub> = 4.5 to 5.5 V | Vdd-1.0 |      |        | V    |
|                              |                  | lol = -100 μA                                                             |                                | Vdd-0.5 |      |        | V    |
| Input leakage current, low   |                  | $V_{IN} = 0 V$                                                            | Except X1, X2,<br>XT1, XT2     |         |      | -3     | μA   |
|                              | ILIL2            |                                                                           | X1, X2, XT1, XT2               |         |      | -20    | μΑ   |
| Input leakage current, high  | Ілн              | Vin = Vdd                                                                 | Except X1, X2,<br>XT1, XT2     |         |      | 3      | μA   |
|                              | Ілна             |                                                                           | X1, X2, XT1, XT2               |         |      | 20     | μΑ   |
| Output leakage current, low  | ILOL1            | Vout = 0 V                                                                |                                |         |      | -3     | μΑ   |
| Output leakage current, high | ILOH1            | Vout = Vdd                                                                |                                |         |      | 3      | μA   |

# DC Characteristics (T<sub>A</sub> = -40 to $+85^{\circ}$ C, V<sub>DD</sub> = AV<sub>DD</sub> = 2.2 to 5.5 V, AV<sub>SS</sub> = V<sub>SS</sub> = 0 V) (1/2)

**Note** P21, P23, P24, P26, P30 to P32, P35 to P37, P40 to P47, P50 to P57, P60 to P67, P71, P80 to P87, P120 to P127

| Parameter              | Symbol |                              | Condition                                                                   | MIN. | TYP. | MAX. | Unit |
|------------------------|--------|------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| Supply current         | IDD1   | Operation                    | fxx = 12.5 MHz                                                              |      | 20   | 40   | mA   |
|                        |        | mode                         | fxx = 6 MHz, 2.7 V $\leq$ Vdd $\leq$ 3.3 V                                  |      | 8    | 17   | mA   |
|                        |        |                              | fxx = 3 MHz, 2.2 V $\leq$ Vdd < 2.7 V                                       |      | 4    | 8    | mA   |
|                        | IDD2   | HALT mode                    | fxx = 12.5 MHz                                                              |      | 8    | 20   | mA   |
|                        |        |                              | $f_{XX} = 6 \text{ MHz}, 2.7 \text{ V} \le \text{V}_{DD} \le 3.3 \text{ V}$ |      | 3    | 8    | mA   |
|                        |        |                              | $f_{XX} = 3 \text{ MHz}, 2.2 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$   |      | 1.3  | 3.5  | mA   |
|                        | Іддз   | IDLE mode                    | fxx = 12.5 MHz                                                              |      | 1    | 2.5  | mA   |
|                        |        |                              | fxx = 6 MHz, 2.7 V $\leq$ Vdd $\leq$ 3.3 V                                  |      | 0.5  | 1.3  | mA   |
|                        |        |                              | fxx = 3 MHz, 2.2 V $\leq$ Vdd < 2.7 V                                       |      | 0.3  | 0.9  | mA   |
|                        | IDD4   | Operation                    | fxx = 32 kHz                                                                |      | 100  | 200  | μΑ   |
|                        |        | mode <sup>Note</sup>         | fxx = 32 kHz, 2.7 V $\leq$ VDD $\leq$ 3.3 V                                 |      | 55   | 110  | μΑ   |
|                        |        |                              | fxx = 32 kHz, 2.2 V $\leq$ V <sub>DD</sub> < 2.7 V                          |      | 50   | 100  | μA   |
|                        | IDD5   | HALT<br>mode <sup>Note</sup> | fxx = 32 kHz                                                                |      | 80   | 160  | μΑ   |
|                        |        |                              | fxx = 32 kHz, 2.7 V $\leq$ VDD $\leq$ 3.3 V                                 |      | 40   | 80   | μΑ   |
|                        |        |                              | fxx = 32 kHz, 2.2 V $\leq$ V <sub>DD</sub> < 2.7 V                          |      | 35   | 70   | μA   |
|                        | IDD6   | IDLE                         | fxx = 32 kHz                                                                |      | 75   | 150  | μA   |
|                        |        | mode <sup>Note</sup>         | fxx = 32 kHz, 2.7 V $\leq$ VDD $\leq$ 3.3 V                                 |      | 35   | 70   | μΑ   |
|                        |        |                              | fxx = 32 kHz, 2.2 V $\leq$ V <sub>DD</sub> < 2.7 V                          |      | 30   | 60   | μA   |
| Data retention voltage | Vdddr  | HALT, IDLE I                 | nodes                                                                       | 2.2  |      | 5.5  | V    |
| Data retention current | Idddr  | STOP mode                    | Vdd = 2.2 V                                                                 |      | 2    | 10   | μΑ   |
|                        |        |                              | V <sub>DD</sub> = 4.5 to 5.5 V                                              |      | 10   | 50   | μΑ   |
| Pull-up resistor       | R∟     | Vin = 0 V                    | ·                                                                           | 10   | 30   | 100  | kΩ   |

# DC Characteristics (T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = AV<sub>DD</sub> = 2.2 to 5.5 V, V<sub>SS</sub> = AV<sub>SS</sub> = 0 V) (2/2)

Note When main system clock is stopped

**Remark** Unless otherwise specified, the characteristics of alternate-function pins are the same as those of port pins.

# AC Characteristics (T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = AV<sub>DD</sub> = 2.2 to 5.5 V, V<sub>SS</sub> = AV<sub>SS</sub> = 0 V)

# (1) Read/write operation (1/2)

| Parameter                                                                               | Symbol         | (                                                            | Conditions           | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------------------------------------------------------|----------------|--------------------------------------------------------------|----------------------|------|------|------|------|
| Cycle time                                                                              | tсүк           | $4.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | ,                    | 80   |      |      | ns   |
| (Minimum instruction                                                                    |                | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.5 \text{ V}$    | ,                    | 160  |      |      | ns   |
| execution time)                                                                         |                | $2.2 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$    | ,                    | 320  |      |      | ns   |
| Address setup time (to ASTB $\downarrow$ )                                              | <b>t</b> sast  | VDD = 5.0 V                                                  | (0.5 + a) T – 11     | 29   |      |      | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | (0.5 + a) T – 15     | 65   |      |      | ns   |
| Address hold time (from ASTB $\downarrow$ )                                             | <b>t</b> HSTLA | VDD = 5.0 V                                                  | 0.5T – 19            | 21   |      |      | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | 0.5T – 24            | 56   |      |      | ns   |
| ASTB high-level width                                                                   | twsтн          | Vdd = 5.0 V                                                  | (0.5 + a) T – 17     | 23   |      |      | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | (0.5 + a) T – 40     | 40   |      |      | ns   |
| Address hold time (from $\overline{RD}\uparrow$ )                                       | thra           | VDD = 5.0 V                                                  | 0.5T – 14            | 26   |      |      | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | 0.5T – 14            | 66   |      |      | ns   |
| $\overline{\mathrm{RD}} \downarrow$ delay time from address                             | <b>t</b> DAR   | Vdd = 5.0 V                                                  | (1 + a) T – 24       | 56   |      |      | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | (1 + a) T – 24       | 136  |      |      | ns   |
| Address float time (from $\overline{RD}\downarrow$ )                                    | <b>t</b> fra   |                                                              |                      | 0    |      |      | ns   |
| Data input time from address                                                            | <b>t</b> DAID  | VDD = 5.0 V                                                  | (2.5 + a + n) T – 37 |      |      | 403  | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | (2.5 + a + n) T – 52 |      |      | 828  | ns   |
| Data input time from $ASTB{\downarrow}$                                                 | tostid         | VDD = 5.0 V                                                  | (2 + n) T – 35       |      |      | 285  | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | (2 + n) T – 50       |      |      | 590  | ns   |
| Data input time from $\overline{\mathrm{RD}}\downarrow$                                 | tdrid          | VDD = 5.0 V                                                  | (1.5 + n) T – 40     |      |      | 240  | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | (1.5 + n) T – 50     |      |      | 510  | ns   |
| $\overline{\text{RD}} {\downarrow}$ delay time from $\text{ASTB} {\downarrow}$          | <b>t</b> dstr  | $V_{DD} = 5.0 V$                                             | 0.5T – 9             | 31   |      |      | ns   |
|                                                                                         |                | $V_{DD} = 3.0 V$                                             | 0.5T – 9             | 71   |      |      | ns   |
| Data hold time (from $\overline{RD}\uparrow$ )                                          | thrid          |                                                              |                      | 0    |      |      | ns   |
| Address active time from $\overline{\text{RD}} \uparrow$                                | <b>t</b> dra   | VDD = 5.0 V                                                  | 0.5T – 2             | 38   |      |      | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | 0.5T – 12            | 68   |      |      | ns   |
| ASTB <sup><math>\uparrow</math></sup> delay time from $\overline{\text{RD}}^{\uparrow}$ | <b>t</b> DRST  | VDD = 5.0 V                                                  | 0.5T – 9             | 31   |      |      | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | 0.5T – 9             | 71   |      |      | ns   |
| RD low-level width                                                                      | twrl           | VDD = 5.0 V                                                  | (1.5 + n) T – 25     | 95   |      |      | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | (1.5 + n) T – 30     | 210  |      |      | ns   |
| $\overline{\rm WR} {\downarrow}$ delay time from address                                | <b>t</b> DAW   | VDD = 5.0 V                                                  | (1 + a) T – 24       | 56   |      |      | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | (1 + a) T – 24       | 136  |      |      | ns   |
| Address hold time (from $\overline{WR}^\uparrow$ )                                      | thwa           | VDD = 5.0 V                                                  | 0.5T – 14            | 26   |      |      | ns   |
|                                                                                         |                | VDD = 3.0 V                                                  | 0.5T – 14            | 66   |      |      | ns   |
| Data output delay time from                                                             | tostod         | VDD = 5.0 V                                                  | 0.5T + 15            |      |      | 55   | ns   |
| ASTB↓                                                                                   |                | VDD = 3.0 V                                                  | 0.5T + 20            |      |      | 100  | ns   |

**Remark** T: TCYK = 1/fxx (fxx: main system clock frequency)

- a: 1 (during address wait), otherwise, 0
- n: Number of wait states (n  $\ge$  0)

# **AC Characteristics**

# (1) Read/write operation (2/2)

| Parameter                                                            | Symbol        |             | Conditions       | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------------------------|---------------|-------------|------------------|------|------|------|------|
| Data output delay time $\overline{\mathrm{WR}} \downarrow$           | towod         |             |                  |      | 10   | 62   | ns   |
| $\overline{\mathrm{WR}}\downarrow$ delay time from ASTB $\downarrow$ | <b>t</b> DSTW | Vdd = 5.0 V | 0.5T – 9         | 31   |      |      | ns   |
|                                                                      |               | VDD = 3.0 V | 0.5T – 9         | 71   |      |      | ns   |
| Data setup time (to WR↑)                                             | tsodwr        | VDD = 5.0 V | (1.5 + n) T – 20 | 100  |      |      | ns   |
|                                                                      |               | VDD = 3.0 V | (1.5 + n) T – 25 | 215  |      |      | ns   |
| Data hold time (from WR↑)                                            | tнwod         | VDD = 5.0 V | 0.5T – 14        | 26   |      |      | ns   |
|                                                                      |               | VDD = 3.0 V | 0.5T – 14        | 66   |      |      | ns   |
| ASTB <sup>↑</sup> delay time (from WR <sup>↑</sup> )                 | <b>t</b> DWST | VDD = 5.0 V | 0.5T – 9         | 31   |      |      | ns   |
|                                                                      |               | VDD = 3.0 V | 0.5T – 9         | 71   |      |      | ns   |
| WD low-level width                                                   | tww∟          | VDD = 5.0 V | (1.5 + n) T – 25 | 95   |      |      | ns   |
|                                                                      |               | VDD = 3.0 V | (1.5 + n) T – 30 | 210  |      |      | ns   |

**Remark** T: TCYK = 1/fxx (fxx: main system clock frequency)

- a: 1 (during address wait), otherwise, 0
- n: Number of wait states (n  $\ge$  0)

# **AC Characteristics**

# (2) External wait timing

| Parameter                                                                             | Symbol          |                  | Conditions       | MIN. | TYP. | MAX. | Unit |
|---------------------------------------------------------------------------------------|-----------------|------------------|------------------|------|------|------|------|
| $\overline{\text{WAIT}}\downarrow$ input time from address                            | <b>t</b> dawt   | $V_{DD} = 5.0 V$ | (2 + a) T – 40   |      |      | 200  | ns   |
|                                                                                       |                 | VDD = 3.0 V      | (2 + a) T – 60   |      |      | 420  | ns   |
| $\overline{\text{WAIT}} {\downarrow}$ input time from $\text{ASTB} {\downarrow}$      | <b>t</b> DSTWT  | VDD = 5.0 V      | 1.5T – 40        |      |      | 80   | ns   |
|                                                                                       |                 | VDD = 3.0 V      | 1.5T – 60        |      |      | 180  | ns   |
| $\overline{\text{WAIT}}$ hold time from ASTB $\downarrow$                             | tнsтwт          | VDD = 5.0 V      | (0.5 + n) T + 5  | 125  |      |      | ns   |
|                                                                                       |                 | VDD = 3.0 V      | (0.5 + n) T + 10 | 250  |      |      | ns   |
| $\overline{WAIT}^{\uparrow}$ delay time from ASTB $\downarrow$                        | <b>t</b> DSTWTH | VDD = 5.0 V      | (1.5 + n) T – 40 |      |      | 240  | ns   |
|                                                                                       |                 | VDD = 3.0 V      | (1.5 + n) T – 60 |      |      | 500  | ns   |
| $\overline{\text{WAIT}} \downarrow$ input time from $\overline{\text{RD}} \downarrow$ | <b>t</b> DRWTL  | VDD = 5.0 V      | T – 40           |      |      | 40   | ns   |
|                                                                                       |                 | VDD = 3.0 V      | T – 60           |      |      | 100  | ns   |
| $\overline{\text{WAIT}}\downarrow$ hold time from $\overline{\text{RD}}\downarrow$    | thrwt -         | VDD = 5.0 V      | nT + 5           | 85   |      |      | ns   |
|                                                                                       |                 | VDD = 3.0 V      | nT + 10          | 170  |      |      | ns   |
| $\overline{WAIT}^{\uparrow}$ delay time from $\overline{RD}^{\downarrow}$             | <b>t</b> drwth  | VDD = 5.0 V      | (1 + n) T – 40   |      |      | 200  | ns   |
|                                                                                       |                 | VDD = 3.0 V      | (1 + n) T – 60   |      |      | 420  | ns   |
| Data input time from WAIT↑                                                            | towtid          | VDD = 5.0 V      | 0.5T – 5         |      |      | 35   | ns   |
|                                                                                       |                 | VDD = 3.0 V      | 0.5T – 10        |      |      | 70   | ns   |
| $\overline{RD}$ delay time from $\overline{WAIT}$                                     | <b>t</b> dwtr   | VDD = 5.0 V      | 0.5T             | 40   |      |      | ns   |
|                                                                                       |                 | VDD = 3.0 V      | 0.5T             | 80   |      |      | ns   |
| $\overline{WR}^{\uparrow}$ delay time from $\overline{WAIT}^{\uparrow}$               | <b>t</b> DWTW   | VDD = 5.0 V      | 0.5T             | 40   |      |      | ns   |
|                                                                                       |                 | VDD = 3.0 V      | 0.5T             | 80   |      |      | ns   |
| $\overline{\text{WAIT}}\downarrow$ input time from $\overline{\text{WR}}\downarrow$   | <b>t</b> dwwtl  | VDD = 5.0 V      | T – 40           |      |      | 40   | ns   |
|                                                                                       |                 | VDD = 3.0 V      | T – 60           |      |      | 100  | ns   |
| $\overline{\text{WAIT}}$ hold time from $\overline{\text{WR}} \downarrow$             | tнwwт           | VDD = 5.0 V      | nT + 5           | 85   |      |      | ns   |
|                                                                                       |                 | VDD = 3.0 V      | nT + 10          | 170  |      |      | ns   |
| $\overline{WAIT}$ delay time from $\overline{WR}\downarrow$                           | towwth          | Vdd = 5.0 V      | (1 + n) T – 40   |      |      | 200  | ns   |
|                                                                                       |                 | VDD = 3.0 V      | (1 + n) T – 60   |      |      | 420  | ns   |

**Remark** T: TCYK = 1/fxx (fxx: main system clock frequency)

a: 1 (during address wait), otherwise, 0

n: Number of wait states (n  $\ge$  0)

Serial Operation (T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = AV<sub>DD</sub> = 2.2 to 5.5 V, V<sub>SS</sub> = AV<sub>SS</sub> = 0 V)

# (a) 3-wire serial I/O mode (SCK: internal clock output)

| Parameter                           | Symbol | Conditions                                                   | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|--------|--------------------------------------------------------------|------|------|------|------|
| Serial clock cycle time (SCK)       | tkcy1  | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 800  |      |      | ns   |
|                                     |        |                                                              | 3200 |      |      | ns   |
| Serial clock high/low-level width   | tкнı,  | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 350  |      |      | ns   |
| (SCK)                               | tĸ∟1   |                                                              | 1500 |      |      | ns   |
| SI setup time (to SCK↑)             | tsik1  | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 10   |      |      | ns   |
|                                     |        |                                                              | 30   |      |      | ns   |
| SI hold time (from SCK↑)            | tksi1  |                                                              | 40   |      |      | ns   |
| SO output delay time<br>(from SCK↓) | tkso1  |                                                              |      |      | 30   | ns   |

# (b) 3-wire serial I/O mode (SCK: external clock input)

| Parameter                           | Symbol        | Conditions                                                   | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|---------------|--------------------------------------------------------------|------|------|------|------|
| Serial clock cycle time (SCK)       | <b>t</b> ксү2 | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 800  |      |      | ns   |
|                                     |               |                                                              | 3200 |      |      | ns   |
| Serial clock high/low-level width   | tкн2,         | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                        | 400  |      |      | ns   |
| (SCK)                               | tĸ∟2          |                                                              | 1600 |      |      | ns   |
| SI setup time (to SCK↑)             | tsık2         | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 10   |      |      | ns   |
|                                     |               |                                                              | 30   |      |      | ns   |
| SI hold time (from SCK↑)            | tksi2         |                                                              | 40   |      |      | ns   |
| SO output delay time<br>(from SCK↓) | tĸso2         |                                                              |      |      | 30   | ns   |

#### (c) UART mode

| Parameter                       | Symbol | Conditions                                                   | MIN. | TYP. | MAX. | Unit |
|---------------------------------|--------|--------------------------------------------------------------|------|------|------|------|
| ASCK cycle time                 | tксүз  | $4.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 417  |      |      | ns   |
|                                 |        | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.5 \text{ V}$    | 833  |      |      | ns   |
|                                 |        |                                                              | 1667 |      |      | ns   |
| ASCK clock high/low-level width | tкнз   | $4.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ | 208  |      |      | ns   |
|                                 | tкLз   | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.5 \text{ V}$    | 416  |      |      | ns   |
|                                 |        |                                                              | 833  |      |      | ns   |

| Parameter                       | Symbol | Conditions     | MIN. | TYP. | MAX. | Unit |
|---------------------------------|--------|----------------|------|------|------|------|
| NMI high/low-level width        | twnil  |                | 10   |      |      | μs   |
|                                 | twniн  |                |      |      |      |      |
| INTP input high/low-level width | twi⊤∟  | INTP0 to INTP6 | 10   |      |      | μs   |
|                                 | twiтн  |                |      |      |      |      |
| RESET high/low-level width      | twrsl  |                | 10   |      |      | μs   |
|                                 | twrsн  |                |      |      |      |      |

# Other Operations (TA = -40 to +85°C, VDD = AVDD = 2.2 to 5.5 V, Vss = AVss = 0 V)

# Clock Output Operation (T<sub>A</sub> = -40 to $+85^{\circ}$ C, V<sub>DD</sub> = AV<sub>DD</sub> = 2.2 to 5.5 V, V<sub>SS</sub> = AV<sub>SS</sub> = 0 V)

| Parameter                | Symbol       | Conditions                                                   | MIN. | TYP. | MAX.  | Unit |
|--------------------------|--------------|--------------------------------------------------------------|------|------|-------|------|
| PCL cycle time           | tcyc∟        | V <sub>DD</sub> = 4.5 to 5.5 V, nT                           | 80   |      | 31250 | ns   |
| PCL high/low-level width | tcll<br>tclн | V <sub>DD</sub> = 4.5 to 5.5 V, 0.5T - 10                    | 30   |      | 15615 | ns   |
| PCL rising/falling time  | <b>t</b> CLR | $4.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ |      |      | 5     | ns   |
|                          | tc∟F         | $2.7 \text{ V} \leq \text{V}_{\text{DD}} < 4.5 \text{ V}$    |      |      | 10    | ns   |
|                          |              | $2.2 \text{ V} \leq \text{V}_{\text{DD}} < 2.7 \text{ V}$    |      |      | 20    | ns   |

**Remark** T: tcyk = 1/fxx (fxx: main system clock frequency)

- n: Divided frequency ratio set by software in the CPU
  - $\checkmark$  When using the main system clock: n = 1, 2, 4, 8, 16, 32, 64, 128
  - When using the subsystem clock: n = 1

# A/D Converter Characteristics ( $T_A = -40$ to $+85^{\circ}C$ , $V_{DD} = AV_{DD} = 2.2$ to 5.5 V, $V_{SS} = AV_{SS} = 0$ V)

| Parameter                          | Symbol             | Conditions                                                                                                               |        | TYP. | MAX.               | Unit |
|------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------|--------|------|--------------------|------|
| Resolution                         |                    |                                                                                                                          | 8      | 8    | 8                  | bit  |
| Total error <sup>Note</sup>        |                    | $2.7 \text{ V} \leq AV_{\text{REF0}} \leq AV_{\text{DD}}$                                                                |        |      | 1.2                | %    |
|                                    |                    | $2.2 \text{ V} < \text{AV}_{\text{REF0}} < 2.7 \text{ V}$ (only when $\text{AV}_{\text{REF0}} = \text{AV}_{\text{DD}}$ ) |        |      | 1.6                | %    |
| Conversion time                    | <b>t</b> CONV      |                                                                                                                          | 14     |      | 144                | μs   |
| Sampling time                      | <b>t</b> SAMP      |                                                                                                                          | 24/fxx |      |                    | μs   |
| Analog input voltage               | Vian               |                                                                                                                          | AVss   |      | AV <sub>REF0</sub> | V    |
| Reference voltage                  | AV <sub>REF0</sub> |                                                                                                                          | 2.2    |      | AVdd               | V    |
| Resistance between AVREFO and AVSS | RAVREFO            |                                                                                                                          |        | 29.4 |                    | kΩ   |

**Note** Quantization error ( $\pm 1/2$  LSB) is not included.

**Remark** fxx: Main system clock frequency

# D/A Converter Characteristics ( $T_A = -40$ to $+85^{\circ}C$ , $V_{DD} = AV_{DD} = 2.2$ to 5.5 V, $V_{SS} = AV_{SS} = 0$ V)

| Parameter         | Symbol             | Conditions                                             |                                                                 | MIN. | TYP. | MAX. | Unit |
|-------------------|--------------------|--------------------------------------------------------|-----------------------------------------------------------------|------|------|------|------|
| Resolution        |                    |                                                        |                                                                 | 8    | 8    | 8    | bit  |
| Total error       |                    | $R = 2 M\Omega, 2.2 V < AV_{REF1} \le 5.5 V$           |                                                                 |      |      | 1.2  | %    |
|                   |                    | $R=4\ M\Omega,\ 2.2\ V$                                |                                                                 |      |      | 0.8  | %    |
|                   |                    | $R = 10 \ M\Omega, \ 2.2 \ V < AV_{REF1} \leq 5.5 \ V$ |                                                                 |      |      | 0.6  | %    |
| Settling time     |                    | Load conditions:<br>C = 30 pF                          | $4.5 \text{ V} \leq \text{AV}_{\text{REF1}} \leq 5.5 \text{ V}$ |      |      | 10   | μs   |
|                   |                    |                                                        | $2.7 \text{ V} \leq \text{AV}_{\text{REF1}} < 4.5 \text{ V}$    |      |      | 15   | μs   |
|                   |                    |                                                        | $2.2 \text{ V} \leq \text{AV}_{\text{REF1}} < 2.7 \text{ V}$    |      |      | 20   | μs   |
| Output resistance | Ro                 | DACS0, 1 = 7 FH                                        |                                                                 |      | 5.3  |      | kΩ   |
| Reference voltage | AV <sub>REF1</sub> |                                                        |                                                                 | 2.2  |      | Vdd  | V    |
| AVREF1 current    | AIREF1             | For only 1 channel                                     |                                                                 |      |      | 2.5  | mA   |

| Parameter                                 | Symbol        | Conditions                    | MIN.     | TYP. | MAX.     | Unit |
|-------------------------------------------|---------------|-------------------------------|----------|------|----------|------|
| Data retention voltage                    | Vdddr         | STOP mode                     | 2.2      |      | 5.5      | V    |
| Data retention current                    | Idddr         | VDDDR = +4.5 to 5.5 V         |          | 10   | 50       | μΑ   |
|                                           |               | $V_{DDDR} = +2.5 V$           |          | 2    | 10       | μA   |
| VDD rising time                           | <b>t</b> rvd  |                               | 200      |      |          | μs   |
| VDD falling time                          | tevd          |                               | 200      |      |          | μs   |
| VDD hold time<br>(from STOP mode setting) | <b>t</b> hvd  |                               | 0        |      |          | ms   |
| STOP release signal input time            | <b>t</b> drel |                               | 0        |      |          | ms   |
| Oscillation stabilization wait time       | twait         | Crystal resonator             | 30       |      |          | ms   |
|                                           |               | Ceramic resonator             | 5        |      |          | ms   |
| Low-level input voltage                   | VIL           | RESET, P00/INTP0 to P06/INTP6 | 0        |      | 0.1Vdddr | V    |
| High-level input voltage                  | Vih           |                               | 0.9Vdddr |      | Vdddr    | V    |

# Data Retention Characteristics (T<sub>A</sub> = -40 to +85°C, V<sub>DD</sub> = AV<sub>DD</sub> = 2.2 to 5.5 V, V<sub>SS</sub> = AV<sub>SS</sub> = 0 V)

# **AC Timing Test Points**


#### **Timing Wave Form**

#### (1) Read operation



#### (2) Write operation



## **Serial Operation**

(1) 3-wire serial I/O mode



## (2) UART mode



## **Clock Output Timing**



## Interrupt Input Timing



## **Reset Input Timing**



## **Clock Timing**



#### **Data Retention Characteristics**



★ 14. PACKAGE DRAWINGS

# 100 PIN PLASTIC LQFP (FINE PITCH) (14×14)





detail of lead end

#### NOTE

Each lead centerline is located within 0.08 mm (0.003 inch) of its true position (T.P.) at maximum material condition.

| ITEM |                                  | INCUES                        |
|------|----------------------------------|-------------------------------|
| ITEM | MILLIMETERS                      | INCHES                        |
| Α    | 16.00±0.20                       | 0.630±0.008                   |
| В    | 14.00±0.20                       | 0.551 <b>+0.009</b><br>-0.008 |
| С    | 14.00±0.20                       | $0.551^{+0.009}_{-0.008}$     |
| D    | 16.00±0.20                       | 0.630±0.008                   |
| F    | 1.00                             | 0.039                         |
| G    | 1.00                             | 0.039                         |
| Н    | $0.22^{+0.05}_{-0.04}$           | 0.009±0.002                   |
| I    | 0.08                             | 0.003                         |
| J    | 0.50 (T.P.)                      | 0.020 (T.P.)                  |
| К    | 1.00±0.20                        | $0.039^{+0.009}_{-0.008}$     |
| L    | 0.50±0.20                        | $0.020^{+0.008}_{-0.009}$     |
| М    | $0.17 \substack{+0.03 \\ -0.07}$ | $0.007^{+0.001}_{-0.003}$     |
| N    | 0.08                             | 0.003                         |
| Р    | 1.40±0.05                        | 0.055±0.002                   |
| Q    | 0.10±0.05                        | 0.004±0.002                   |
| R    | 3°+7°<br>-3°                     | 3°+7°<br>-3°                  |
| S    | 1.60 MAX.                        | 0.063 MAX.                    |
|      |                                  | S100GC-50-8EU                 |

**Remark** The external dimensions and material of the ES version are the same as those of the mass-produced version.

# 100PIN PLASTIC QFP (14x20)





detail of lead end



#### NOTE

Each lead centerline is located within 0.15 mm (0.006 inch) of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS            | INCHES                           |
|------|------------------------|----------------------------------|
| А    | 23.6±0.4               | 0.929±0.016                      |
| В    | 20.0±0.2               | $0.795^{+0.009}_{-0.008}$        |
| С    | 14.0±0.2               | $0.551\substack{+0.009\\-0.008}$ |
| D    | 17.6±0.4               | 0.693±0.016                      |
| F    | 0.8                    | 0.031                            |
| G    | 0.6                    | 0.024                            |
| н    | 0.30±0.10              | $0.012^{+0.004}_{-0.005}$        |
| I    | 0.15                   | 0.006                            |
| J    | 0.65 (T.P.)            | 0.026 (T.P.)                     |
| к    | 1.8±0.2                | $0.071\substack{+0.008\\-0.009}$ |
| L    | 0.8±0.2                | $0.031\substack{+0.009\\-0.008}$ |
| М    | $0.15^{+0.10}_{-0.05}$ | $0.006^{+0.004}_{-0.003}$        |
| N    | 0.10                   | 0.004                            |
| Р    | 2.7±0.1                | $0.106\substack{+0.005\\-0.004}$ |
| Q    | 0.1±0.1                | 0.004±0.004                      |
| R    | 5°±5°                  | 5°±5°                            |
| S    | 3.0 MAX.               | 0.119 MAX.                       |
|      | F                      | 100GF-65-3BA1-3                  |

**Remark** The external dimensions and material of the ES version are the same as those of the mass-produced version.

#### ★ 15. RECOMMENDED SOLDERING CONDITIONS

The  $\mu$ PD784216 should be soldered and mounted under the following recommended conditions. For the details of the recommended soldering conditions, refer to the document **Semiconductor Device Mounting Technology Manual (C10535E)**. For soldering methods and conditions other than those recommended below, contact your NEC sales representative.

#### Table 15-1. Soldering Conditions for Surface Mount Type

(1)  $\mu$ PD784214GC- $\times$ ××-8EU: 100-pin plastic LQFP (Fine pitch) (14 × 14 mm)  $\mu$ PD784215GC- $\times$ ××-8EU: 100-pin plastic LQFP (Fine pitch) (14 × 14 mm)  $\mu$ PD784216GC- $\times$ ××-8EU: 100-pin plastic LQFP (Fine pitch) (14 × 14 mm)

| Soldering Method | Soldering Conditions                                                                                  | Recommended<br>Condition Symbol |
|------------------|-------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 235°C, Time: 30 sec. Max. (at 210°C or higher),<br>Count: two times or less | IR35-00-2                       |
| VPS              | Package peak temperature: 215°C, Time: 40 sec. Max. (at 200°C or higher),<br>Count: two times or less | VP-15-00-2                      |
| Partial heating  | Pin temperature: 300°C Max., Time: 3 sec. Max. (per pin row)                                          | —                               |

Caution Do not use different soldering methods together (except for partial heating).

(2)  $\mu$ PD784214GF-×××-3BA: 100-pin plastic QFP (Fine pitch) (14 × 20 mm)  $\mu$ PD784215GF-×××-3BA: 100-pin plastic QFP (Fine pitch) (14 × 20 mm)  $\mu$ PD784216GF-×××-3BA: 100-pin plastic QFP (Fine pitch) (14 × 20 mm)

| Soldering Method | Soldering Conditions                                                                                                                      | Recommended<br>Condition Symbol |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 235°C, Time: 30 sec. Max. (at 210°C or higher),<br>Count: two times or less                                     | IR35-00-2                       |
| VPS              | Package peak temperature: 215°C, Time: 40 sec. Max. (at 200°C or higher),<br>Count: two times or less                                     | VP15-00-2                       |
| Wave soldering   | Solder bath temperature: 260°C Max., Time: 10 sec. Max., Count: once,<br>Preheating temperature: 120°C Max. (package surface temperature) | WS60-00-1                       |
| Partial heating  | Pin temperature: 300°C Max., Time: 3 sec. Max. (per pin row)                                                                              | —                               |

Caution Do not use different soldering methods together (except for partial heating).

### \*

## APPENDIX A DEVELOPMENT TOOLS

The following development tools are available for system development using the  $\mu$ PD784216Y. Also refer to (5) Cautions on Using Development Tools.

#### (1) Language Processing Software

| RA78K4   | Assembler package common to 78K/IV Series              |
|----------|--------------------------------------------------------|
| CC78K4   | C compiler package common to 78K/IV Series             |
| DF784218 | Device file common to $\mu$ PD784216 Subseries         |
| CC78K4-L | C compiler library source file common to 78K/IV Series |

#### (2) Flash Memory Writing Tools

| Flashpro II<br>(Model number: FL-PR2),<br>Flashpro III<br>(Model number: FL-PR3, PG-FP3) | Dedicated flash programmer for microcontrollers incorporating flash memory                                                                |
|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| FA-100GF                                                                                 | Adapter for writing 100-pin plastic QFP (GF-3BA type) flash memory. Connection must be performed depending on the target product.         |
| FA-100GC                                                                                 | Adapter for writing 100-pin plastic LQFP (GC-8EU type) flash memory. Connection must be performed depending on the target product.        |
| Flashpro II controller,<br>Flashpro III controller                                       | Control program that runs on a personal computer and is attached to Flashpro II, Flashpro III. Operates on Windows <sup>TM</sup> 95, etc. |

## (3) Debugging Tools

#### • When IE-78K4-NS in-circuit emulator is used

| IE-78K4-NS                       | In-circuit emulator common to 78K/IV Series                                                                                           |  |
|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--|
| IE-70000-MC-PS-B                 | Power supply unit for IE-78K4-NS                                                                                                      |  |
| IE-70000-98-IF-C                 | Interface adapter used when PC-9800 series PC (except notebook type) is used as host machine (C bus supported)                        |  |
| IE-70000-CD-IF-A <sup>Note</sup> | PC card and cable when PC-9800 series notebook PC is used as host machine (PCMCIA socket supported)                                   |  |
| IE-70000-PC-IF-C                 | Interface adapter when using IBM PC/ATTM compatible as host machine (ISA bus supported)                                               |  |
| IE-70000-PCI-IF <sup>Note</sup>  | Interface adapter when using PC that incorporates PCI bus as host machine                                                             |  |
| IE-784225-NS-EM1                 | Emulation board to emulate µPD784216Y Subseries                                                                                       |  |
| NP-100GF                         | Emulation probe for 100-pin plastic QFP (GF-3BA type)                                                                                 |  |
| NP-100GC                         | Emulation probe for 100-pin plastic LQFP (GC-8EU type)                                                                                |  |
| EV-9200GF-100                    | Socket to be mounted on a target system board made for 100-pin plastic QFP (GF-3BA type)                                              |  |
| TGC-100SDW                       | Conversion adapter to connect the NP-100GC and a target system board on which a 100-<br>pin plastic LQFP (GC-8EU type) can be mounted |  |
| ID78K4-NS                        | Integrated debugger for IE-78K4-NS                                                                                                    |  |
| SM78K4                           | System simulator common to 78K/IV Series                                                                                              |  |
| DF784218                         | Device file common to $\mu$ PD784216Y Subseries                                                                                       |  |

#### Note Under development

#### • When IE-784000-R in-circuit emulator is used

| IE-784000-R                         | In-circuit emulator common to 78K/IV Series                                                                                           |
|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| IE-70000-98-IF-C                    | Interface adapter used when PC-9800 series PC (except notebook type) is used as host machine (C bus supported)                        |
| IE-70000-98N-IF                     | Interface adapter and cable used when PC-9800 series notebook type PC is used as host machine                                         |
| IE-70000-PC-IF-C                    | Interface adapter when using IBM PC/AT compatible as host machine (ISA bus supported)                                                 |
| IE-70000-PCI-IF <sup>Note</sup>     | Interface adapter when using PC that incorporates PCI bus as host machine                                                             |
| IE-78000-R-SV3                      | Interface adapter and cable used when EWS is used as host machine                                                                     |
| IE-784225-NS-EM1<br>IE-784216-R-EM1 | Emulation board to emulate $\mu$ PD784216 Subseries                                                                                   |
| IE-784000-R-EM                      | Emulation board common to 78K/IV Series                                                                                               |
| IE-78K4-R-EX3                       | Emulation probe conversion board necessary when using IE-784225-NS-EM1 on IE-784000-R. Not necessary when IE-784216-R-EM1 is used.    |
| EP-78064GF-R                        | Emulation probe for 100-pin plastic QFP (GF-3BA type)                                                                                 |
| EP-78064GC-R                        | Emulation probe for 100-pin plastic LQFP (GC-8EU type)                                                                                |
| EV-9200GF-100                       | Socket to be mounted on a target system board made for 100-pin plastic QFP (GF-3BA type)                                              |
| TGC-100SDW                          | Conversion adapter to connect the NP-100GC and a target system board on which a 100-<br>pin plastic LQFP (GC-8EU type) can be mounted |
| ID78K4                              | Integrated debugger for IE-784000-R                                                                                                   |
| SM78K4                              | System simulator common to 78K/IV Series                                                                                              |
| DF784218                            | Device file common to $\mu$ PD784216 Subseries                                                                                        |

#### Note Under development

## (4) Real-time OS

| RX78K/IV | Real-time OS for 78K/IV Series |
|----------|--------------------------------|
| MX78K4   | OS for 78K/IV Series           |

#### (5) Cautions on Using Development Tools

- The ID78K4-NS, ID78K4, and SM78K4 are used in combination with the DF784218.
- The CC78K4 and RX78K/IV are used in combination with the RA78K4 and DF784218.
- The FL-PR2, FL-PR3, FA-100GF, FA-100GC, NP-100GF, and NP-100GC are products made by Naitou Densei Machidaseisakusho Co., Ltd. (TEL: +81-44-822-3813). Contact an NEC distributor regarding the purchase of these products.
- The TGC-100SDW is a product made by TOKYO ELETECH CORPORATION.
- For further information, contact to: Daimaru Kogyo, Ltd.

Electronics Dept. (Tokyo) (TEL: +81-3-3820-7112)

Electronics Dept. (Osaka) (TEL: +81-6-244-6672)

- For third party development tools, see the 78K/IV Series Selection Guide (U13355E).
- The host machine and OS suitable for each software are as follows:

| Host Machine | PC                                                | EWS                                                                                                                                 |
|--------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| [OS]         | PC-9800 series [Windows]<br>IBM PC/AT compatibles | HP9000 Series 700 <sup>TM</sup> [HP-UX <sup>TM</sup> ]<br>SPARCstation <sup>TM</sup> [SunOS <sup>TM</sup> , Solaris <sup>TM</sup> ] |
| Software     | [Japanese/English Windows]                        | NEWS <sup>™</sup> (RISC) [NEWS-OS <sup>™</sup> ]                                                                                    |
| RA78K4       | Note                                              | $\checkmark$                                                                                                                        |
| CC78K4       | Note                                              | $\checkmark$                                                                                                                        |
| ID78K4-NS    | $\checkmark$                                      | -                                                                                                                                   |
| ID78K4       | $\checkmark$                                      | $\checkmark$                                                                                                                        |
| SM78K4       | $\checkmark$                                      | -                                                                                                                                   |
| RX78K/IV     | Note                                              | $\checkmark$                                                                                                                        |
| MX78K4       | Note                                              | $\checkmark$                                                                                                                        |

Note DOS-based software

#### **★** APPENDIX B. RELATED DOCUMENTS

#### Documents related to device

| Document Name                                       | Docun    | Document No.  |  |
|-----------------------------------------------------|----------|---------------|--|
|                                                     | Japanese | English       |  |
| μPD784214, 784215, 784216 Data Sheet                | U11813J  | This document |  |
| μPD78F4216 Data Sheet                               | U11825J  | U11825E       |  |
| µPD784216, 784216Y Subseries User's Manual Hardware | U12015J  | U12015E       |  |
| µPD784216 Subseries Special Function Register Table | U12045J  | -             |  |
| 78K/IV Series User's Manual Instructions            | U10905J  | U10905E       |  |
| 78K/IV Series Instruction Table                     | U10594J  | -             |  |
| 78K/IV Series Instruction Set                       | U10595J  | -             |  |
| 78K/IV Series Application Note Software Basics      | U10095J  | U10095E       |  |

#### Documents related to development tool (User's Manual)

| Document Name                                          |                                                     | Document No.   |          |
|--------------------------------------------------------|-----------------------------------------------------|----------------|----------|
|                                                        |                                                     | Japanese       | English  |
| RA78K4 Assembler Package                               | Language                                            | U11162J        | U11162E  |
|                                                        | Operation                                           | U11334J        | U11334E  |
| RA78K Structured Assembler Preprocessor                |                                                     | U11743J        | U11743E  |
| CC78K4 C Compiler                                      | Language                                            | U11571J        | U11571E  |
|                                                        | Operation                                           | U11572J        | U11572E  |
| IE-78K4-NS                                             |                                                     | U13356J        | U13356E  |
| IE-784000-R                                            |                                                     | U12903J        | U12903E  |
| IE-784218-R-EM1                                        |                                                     | U12155J        | U12155E  |
| IE-784225-NS-EM1                                       |                                                     | To be prepared | _        |
| EP-78064                                               |                                                     | EEU-934        | EEU-1469 |
| SM78K4 System Simulator Windows Based                  | Reference                                           | U10093J        | U10093E  |
| SM78K Series System Simulator                          | External Part User Open<br>Interface Specifications | U10092J        | U10092E  |
| ID78K4-NS Integrated Debugger PC Based                 | Reference                                           | U12796J        | U12796E  |
| ID78K4 Integrated Debugger Windows Based Reference     |                                                     | U10440J        | U10440E  |
| ID78K4 Integrated Debugger HP-UX, SunOS, NEWS-OS based | Reference                                           | U11960J        | U11960E  |

Caution The contents of the above related documents are subject to change without notice. Be sure to use the latest edition of a document for designing.

#### Documents related to embedded software (User's Manual)

| Document Name              |              | Document No. |         |
|----------------------------|--------------|--------------|---------|
|                            |              | Japanese     | English |
| 78K/IV Series Real-Time OS | Fundamental  | U10603J      | U10603E |
|                            | Installation | U10604J      | U10604E |
|                            | Debugger     | U10364J      | -       |

#### Other documents

| Document Name                                                                      | Document No. |          |
|------------------------------------------------------------------------------------|--------------|----------|
|                                                                                    | Japanese     | English  |
| NEC IC Package Manual (CD ROM)                                                     | -            | C13388E  |
| IC PACKAGE MANUAL                                                                  | C10943X      |          |
| Semiconductor Device Mounting Technology Manual                                    | C10535J      | C10535E  |
| Quality Grades on NEC Semiconductor Devices                                        | C11531J      | C11531E  |
| NEC Semiconductor Device Reliability/Quality Control System                        | C10983J      | C10983E  |
| Guide to Prevent Damage for Semiconductor Devices by Electrostatic Discharge (ESD) | C11892J      | C11892E  |
| Guide to Quality Assurance for Semiconductor Devices                               | -            | MEI-1202 |
| Guide to Microcontroller-Related Products by Third Parties                         | U11416J      | _        |

Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document for designing.

# NOTES FOR CMOS DEVICES -

## **1** PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

## **(2)** HANDLING OF UNUSED INPUT PINS FOR CMOS

Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS device behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

## **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

# **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify:

· Device availability

NEC

- Ordering information
- Product release schedule
- · Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

## NEC Electronics Inc. (U.S.)

Santa Clara, California Tel: 408-588-6000 800-366-9782 Fax: 408-588-6130 800-729-9288

#### **NEC Electronics (Germany) GmbH**

Duesseldorf, Germany Tel: 0211-65 03 02 Fax: 0211-65 03 490

# NEC Electronics (UK) Ltd.

Milton Keynes, UK Tel: 01908-691-133 Fax: 01908-670-290

#### NEC Electronics Italiana s.r.l.

Milano, Italy Tel: 02-66 75 41 Fax: 02-66 75 42 99

#### NEC Electronics (Germany) GmbH Benelux Office Eindhoven, The Netherlands Tel: 040-2445845 Fax: 040-2444580

NEC Electronics (France) S.A. Velizy-Villacoublay, France Tel: 01-30-67 58 00 Fax: 01-30-67 58 99

NEC Electronics (France) S.A. Spain Office Madrid, Spain Tel: 01-504-2787 Fax: 01-504-2860

#### NEC Electronics (Germany) GmbH Scandinavia Office Taeby, Sweden Tel: 08-63 80 820

Fax: 08-63 80 388

Hong Kong Tel: 2886-9318 Fax: 2886-9022/9044 NEC Electronics Hong Kong Ltd.

**NEC Electronics Hong Kong Ltd.** 

Seoul Branch Seoul, Korea Tel: 02-528-0303 Fax: 02-528-4411

# NEC Electronics Singapore Pte. Ltd.

United Square, Singapore 1130 Tel: 65-253-8311 Fax: 65-250-3583

NEC Electronics Taiwan Ltd. Taipei, Taiwan Tel: 02-2719-2377 Fax: 02-2719-5951

#### NEC do Brasil S.A.

Electron Devices Division Rodovia Presidente Dutra, Km 214 07210-902-Guarulhos-SP Brasil Tel: 55-11-6465-6810 Fax: 55-11-6465-6829

**J98.** 11

IEBus is a trademark of NEC Corporation.

Windows is a registered trademark or a trademark of Microsoft Corporation in the United States and/or other countries.

PC/AT is a trademark of International Business Machines Corporation.

HP9000 series 700 and HP-UX are trademarks of Hewlett-Packard Company.

SPARCstation is a trademark of SPARC International, Inc.

Solaris and SunOS are trademarks of Sun Microsystems, Inc.

NEWS and NEWS-OS are trademarks of Sony Corporation.

The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such.

The export of this product from Japan is regulated by the Japanese government. To export this product may be prohibited without governmental license, the need for which must be judged by the customer. The export or re-export of this product from a country other than Japan may also be prohibited without a license from that country. Please call an NEC sales representative.

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.

NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

- Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
- Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
- Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

Anti-radioactive design is not implemented in this product.