## **USB1T1105A** # Universal Serial Bus Peripheral Transceiver with Voltage Regulator #### **General Description** The USB1T1105A is an Universal Serial Bus Specification Rev 2.0 compliant transceiver. The device provides an USB interface for Full-Speed (12Mbit/s) USB applications. The USB1T1105A provides excellent flexibility, allowing differential and single ended inputs while an integrated voltage regulator sets the I/O level to 1.65V to 3.6V. Utilizing an integrated 5.0V to 3.3V voltage regulator, the part can be powered directly from the USB host ( $V_{BUS}$ ) to minimize the power consumed from the local sources while used in devices with low supply voltages. The USB1T1105A provides 15kV ESD protection on the USB bus pins (D+/D-). This eliminates the need for any external ESD devices while providing excellent protection to larger and more expensive ASICs and USB controllers. #### **Features** - Complies with Universal Serial Bus Specification 2.0 - Integrated 5V to 3.3V voltage regulator for powering VBus - Utilizes digital inputs and outputs to transmit and receive USB cable data - Supports full speed 12Mbits/s speed data rates - Ideal for portable electronic devices - 15kV contact HBM ESD protection on bus pins - 3.3mm leadless package - Industry standard HBCC footprint is lead-free #### **Applications** - Cell phone - PDA - Digital camera - MP3 ## **Ordering Code:** | Order Number | Package<br>Number | Package Description | |---------------|-------------------|-------------------------------------------------------------------------------| | USB1T1105AMHX | MLP16HB | Pb-Free 16-Terminal Molded Leadless Package (MHBCC), JEDEC MO-217, 3mm Square | Pb-Free package per JEDEC J-STD-020B. ## **Logic Diagram** ## **Connection Diagram** # **Terminal Descriptions** | Terminal<br>Number | Terminal<br>Name | I/O | Terminal Description | |--------------------|------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ŌĒ | I | Output Enable: Active LOW enables the transceiver to transmit data on the bus. When not active the transceiver is in the receive mode (CMOS level is relative to $V_{CCIO}$ ) | | 2 | RCV | 0 | Receive Data Output: Non-inverted CMOS level output for USB differential Input (CMOS output level is relative to V <sub>CCIO</sub> ). Driven LOW when SUSPN is HIGH; RCV output is stable and preserved during SE0 condition. | | 3 | V <sub>p</sub> | 0 | Single-ended D+ receiver output $V_P$ (CMOS level relative to $V_{CCIO}$ ): Used for external detection of SEO, error conditions, speed of connected device; Driven HIGH when no supply connected to $V_{CC}$ and $V_{REG}$ . | | 4 | V <sub>m</sub> | 0 | Single-ended D– receiver output $V_m$ (CMOS level relative to $V_{CCIO}$ ): Used for external detection of SEO, error conditions, speed of connected device; Driven HIGH when no supply connected to $V_{CC}$ and $V_{REG}$ . | | 5 | SUSPND | I | Suspend: Enables a low power state (CMOS level is relative to $V_{CCIO}$ ). While the SUSPND pin is active (HIGH) it will drive the RCV pin to logic "0" state. | | 6 | MODE | I | MODE input (CMOS level is relative to $V_{CCIO}$ ). A HIGH selects the differential input MODE ( $V_{po}$ , $V_{mo}$ ) whereas a LOW enables the single-ended MODE ( $V_{o}$ , $V_{FSEO}$ ) see Table 2 and Table 3 | | 7 | V <sub>CCIO</sub> | | Supply Voltage for digital I/O pins (1.65V to 3.6V): When not connected the D+ and D- pins are in 3-STATE. This supply bus is totally independent of $V_{CC}$ (5V) and $V_{REG}$ (3.3V). | | 8 | NC | NC | | | 10, 9 | D+, D- | AI/O | Data +, Data -: Differential data bus conforming to the USB standard. | | 11 | V <sub>po</sub> / V <sub>o</sub> | I | Driver Data Input (CMOS level is relative to V <sub>CCIO</sub> ); Schmitt trigger input; see Table 2 and Table 3 | | 12 | V <sub>mo</sub> / F <sub>SEO</sub> | 1 | Driver Data Input (CMOS level is relative to V <sub>CCIO</sub> ); Schmitt trigger input; see Table 2 and Table 3 | | 13 | V <sub>REG</sub> (3.3V) | | Internal Regulator Option: Regulated supply output voltage (3.0V to 3.6V) during 5V operation; decoupling capacitor of at least 0.1 $\mu$ F is required. | | 14 | V <sub>CC</sub> (5.0V) | | Internal Regulator Option: Used as supply voltage input (4.0V to 5.5V); can be connected directly to USB line Vbus. | | Terminal<br>Number | Terminal<br>Name | I/O | Terminal Description | |--------------------|------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | V <sub>PU</sub> (3.3V) | | Pull-up Supply Voltage (3.3V $\pm$ 10%): Connect an external 1.5k $\Omega$ resistor on D+ (FS data rate); Pin function is controlled by Config input pin: Config = LOW – V <sub>PU</sub> (3.3V) is floating (High Impedance) for zero pull-up current. Config = HIGH – V <sub>PU</sub> (3.3V) = 3.3V; internally connected to V <sub>REG</sub> (3.3V). | | 16 | Config | 1 | USB connect or disconnect software control input. Configures 3.3V to external 1.5k $\Omega$ resistor on D+ when HIGH. | | Exposed<br>Diepad | GND | GND | GND supply down bonded to exposed diepad to be connected to the PCB GND. | ## **Functional Description** The USB1T1105A transceiver is designed to convert CMOS data into USB differential bus signal levels and to convert USB differential bus signal to CMOS data. To minimize EMI and noise the outputs are edge rate controlled with the rise and fall times controlled and defined for full speed data rates. The rise, fall times are balanced between the differential pins to minimize skew. Table 1 describes the specific pin functionality selection. Table 2, Table 3, and Table 4 describe the specific Truth Tables for Driver and Receiver operating functions. The USB1T1105A also has the capability of various power supply configurations to support mixed voltage supply applications (see Table 5) and Power Supply Configurations and Options for detailed descriptions. #### **Functional Tables** **TABLE 1. Function Select** | SUSPND | OE | D+, D- | RCV | V <sub>p</sub> /V <sub>m</sub> | Function | |--------|----|------------------------|----------------------|--------------------------------|---------------------------------------------------------| | L | L | Driving &<br>Receiving | Active | Active | Normal Driving<br>(Differential Receiver Active) | | L | Н | Receiving<br>(Note 1) | Active | Active | Receiving | | Н | L | Driving | Inactive<br>(Note 2) | Active | Driving during Suspend (Differential Receiver Inactive) | | Н | Н | 3-STATE<br>(Note 1) | Inactive<br>(Note 2) | Active | Low Power State | Note 1: Signal levels is function of connection and/or pull-up/pull-down resistors. Note 2: For SUSPND = HIGH mode the differential receiver is inactive and the output RCV output is forced LOW. The out-of-suspend signaling (K) is detected via the single-ended receiver outputs of the V<sub>p</sub> and V<sub>m</sub> pins. TABLE 2. Driver Function (OE = L) using Differential Input Interface Mode Pin = H | V <sub>mo</sub> | $V_{po}$ | Data | |-----------------|----------|----------------------| | L | L | SE0 (Note 3) | | L | Н | Differential Logic 1 | | Н | L | Differential Logic 0 | | Н | Н | Illegal State | Note 3: SE0 = Single Ended Zero TABLE 3. Driver Function (OE = L) using Single-ended Input Interface Mode Pin = L | FSE0 | V <sub>o</sub> | Data | |------|----------------|----------------------| | L | L | Differential Logic 0 | | L | Н | Differential Logic 1 | | Н | L | SE0 (Note 4) | | Н | Н | SE0 (Note 4) | Note 4: SE0 = Single Ended Zero TABLE 4. Receiver Function ( $\overline{OE} = H$ ) | D+, D- | RCV | V <sub>p</sub> | V <sub>m</sub> | |----------------------|-----|----------------|----------------| | Differential Logic 1 | Н | Н | L | | Differential Logic 0 | L | L | Н | | SE0 | X | L | L | | Sharing Mode | L | Н | Н | X = Don't Care ## **Power Supply Configurations and Options** The three modes of power supply operation are: - · Normal Mode: Regulated Output and Regulator Bypass - 1. Regulated Output: $V_{\rm CCIO}$ is connected and $V_{\rm CC}$ (5.0) is connected to 5V (4.0V to 5.5V) and the internal voltage regulator then produces 3.3V for the USB connections. - 2. Internal Regulator Bypass Mode: $V_{CCIO}$ is connected and both $V_{CC}(5.5)$ and $V_{REG}(3.3)$ are connected to a 3.3V source (3.0V to 3.6V). In both cases for normal mode the $V_{CCIO}$ is an independent voltage source (1.65V to 3.6V) that is a function of the external circuit configuration. Sharing Mode: V<sub>CCIO</sub> is only supply connected. V<sub>CC</sub> and V<sub>REG</sub> are not connected. In this mode the D+ and D- pins are 3-STATE and the USB1T1105A allows external signals up to 3.6V to share the D+ and D- bus lines. Internally the circuitry limits leakage from D+ and D- pins (maximum 10 $\mu A)$ and $V_{CCIO}$ such that device is in low power (suspended) state. Terminals Vbusmon and RCV are forced LOW as an indication of this mode with Vbusmon being ignored during this state • Disable Mode: $V_{CC|O}$ is not connected. $V_{CC}$ is connected, or $V_{CC}$ and $V_{REG}$ are connected. 0V to 3.3V in this mode D+ and D- are 3-STATE and $V_{PU}$ is HIGH Impedance (switch is turned off). The USB1T1105A allows external signals up to 3.6V to share the D+ and D- bus lines. Internally the circuitry limits leakage from D+ and D- terminals (maximum 10 $\mu$ A). A summary of the Supply Configurations is described in Table 5. **TABLE 5. Power Supply Configuration Options** | | Power Supply Mode Configuration | | | | | | | |------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------|------------------------------------|------------------------------------------------------------------------------|--|--|--| | Pins | Sharing | Disable | Normal<br>(Regulated Output) | Normal<br>(Regulator Bypass) | | | | | V <sub>CC</sub> (5V) | < 3.6V | Connected to 5V Source | Connected to 5V Source | Connected to V <sub>REG</sub> (3.3V)<br>[max drop of 0.3V]<br>(2.7V to 3.6V) | | | | | V <sub>REG</sub> (3.3V) | Pulled LOW<br>Regulator OFF | 3.3V, 300 μA<br>Regulated Output | 3.3V, 300 μA<br>Regulated Output | Connected to 3.3V Source | | | | | V <sub>CCIO</sub> | 1.65V to 3.6V Source | Not Connected | 1.65V to 3.6V Source | 1.65V to 3.6V Source | | | | | V <sub>PU</sub> (3.3V) | 3-STATE (Off) | 3-STATE (Off) | 3.3V Available if<br>Config = HIGH | 3.3V Available if<br>Config = HIGH | | | | | D+, D- | 3-STATE | 3-STATE | Function of Mode Set Up | Function of Mode Set Up | | | | | V <sub>p</sub> , V <sub>m</sub> | Н | Invalid | Function of Mode Set Up | Function of Mode Set Up | | | | | RCV | L | Invalid | Function of Mode Set Up | Function of Mode Set Up | | | | | OE, SUSPND,<br>Config, V <sub>po</sub> /V <sub>o</sub> ,<br>V <sub>mo</sub> /F <sub>SEO</sub> , MODE | Hi-Z | Hi-Z | Function of Mode Set Up | | | | | Note 5: Hi-Z or forced LOW. 0V to 3.6V ## **Absolute Maximum Ratings**(Note 6) Supply Voltage ( $V_{CC}$ )(5V) -0.5V to +6.0V I/O Supply Voltage ( $V_{CCIO}$ ) -0.5V to +4.6V Latch-up Current (I<sub>LU</sub>) $V_1 = -1.8V \text{ to } +5.4V$ 150 mA DC Input Current (I<sub>IK</sub>) $V_I < 0$ –18 mA DC Input Voltage (V<sub>I</sub>) (Note 7) -0.5V to $V_{CCIO}$ +0.5V DC Output Diode Current (I<sub>OK</sub>) $V_O > V_{CC}$ or $V_O < 0$ ±18 mA DC Output Voltage (V<sub>O</sub>) (Note 7) $-0.5 \text{V to V}_{\text{CCIO}} +$ 0.5V Output Source or Sink Current (IO) $V_O = 0$ to $V_{CC}$ $\label{eq:current} \begin{array}{lll} \text{Current for D+, D- Pins} & & \pm 12 \text{ mA} \\ \\ \text{Current for RCV, V}_{\text{m}}/\text{V}_{\text{p}} & & \pm 12 \text{ mA} \\ \end{array}$ DC $V_{CC}$ or GND Current $(I_{CC}, I_{GND})$ ±100 mA ESD Immunity Voltage (V<sub>ESD</sub>); Contact HBM Pins D+, D-, and GND 15kV All Other Pins 2.5kV Storage Temperature ( $T_{STO}$ ) -40 °C to + 125 °C Power Dissipation (P<sub>TOT</sub>) $I_{CC}$ (5V) 48 mW $I_{CCIO}$ 9 mW ## **Recommended Operating Conditions** DC Supply Voltage $V_{CC}$ (5V) 4.0V to 5.5V I/O DC Voltage $V_{CCIO}$ 1.65V to 3.6V DC Input Voltage Range (V<sub>I</sub>) 0V to $V_{CCIO}$ + 0.5V DC Input Range for AI/O ( $V_{IA/O}$ ) 0V to 3.6V **Operating Ambient Temperature** Pins D+ and D- $(T_{AMB})$ $-40^{\circ}C$ to $+85^{\circ}C$ **Note 6:** The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristic tables are not guaranteed at the absolute maximum rating. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 7: IO Absolute Maximum Rating must be observed. #### DC Electrical Characteristics (Supply Pins) Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). $V_{CC}~(5V) = 4.0V~to~5.5V~or~V_{REG}~(3.3V) = 3.0V~to~3.6V,~V_{CCIO} = 1.65V~to~3.6V$ | | Parameter | | | | | | |----------------------------|------------------------------------------------|------------------------------------------------|------------------|-----------|-----------|----| | Symbol | | Conditions | | Units | | | | | | | Min | Тур | Max | | | V <sub>REG</sub> (3.3V) | Regulated Supply Output | Internal Regulator Option; | 3.0 | 3.3 | 3.6 | V | | | | $I_{LOAD} \le 300 \; \mu A$ | (Note 8)(Note 9) | | | V | | Icc | Operating Supply Current (V <sub>CC</sub> 5.0) | Transmitting and Receiving at | | 4.0 | 8.0 | mA | | | | 12 Mbits/s; C <sub>LOAD</sub> = 50 pF (D+, D-) | | (Note 10) | | mA | | I <sub>CCIO</sub> | I/O Operating Supply Current | Transmitting and Receiving at | | 1.0 | 2.0 | mA | | | | 12 Mbits/s | | (Note 10) | | | | I <sub>CC (IDLE)</sub> | Supply Current during | IDLE: $V_{D+} \ge 2.7V, \ V_{D-} \le 0.3V;$ | | | 500 | | | | FS IDLE and SE0 (V <sub>CC</sub> 5.0) | SE0: $V_{D+} \le 0.3V$ , $V_{D-} \le 0.3V$ | | | (Note 11) | μА | | ICCIO (STATIC) | I/O Static Supply Current | IDLE, SUSPND or SE0 | | | 20.0 | μА | | I <sub>CC(SUSPND)</sub> | Suspend Supply Current | SUSPND = HIGH | | | 25.0 | | | | USB1T1105A | OE = HIGH | | | (Note 11) | μΑ | | | | $V_m = V_p = OPEN$ | | | | | | I <sub>CCIO(SHARING)</sub> | I/O Sharing Mode Supply Current | V <sub>CC</sub> (5V) Not Connected | | | 20.0 | μА | ## DC Electrical Characteristics (Continued) | | | | | Limits | | | |--------------------------|-----------------------------------------------|--------------------------------------------------------|-----|--------|------|----| | Symbol | Parameter | Conditions | | Units | | | | | | | Min | Тур | Max | | | I <sub>D±(SHARING)</sub> | Sharing Mode Load Current on | V <sub>CC</sub> (5V) Not Connected | | | 10.0 | | | | D+/D- Pins | Config = LOW; $V_{D\pm} = 3.6V$ | | | 10.0 | μΑ | | V <sub>CCTH</sub> | V <sub>CC</sub> Threshold Detection Voltage | $1.65 \text{V} \leq \text{V}_{CCIO} \leq 3.6 \text{V}$ | | | | | | | | Supply Lost | | | 3.6 | V | | | | Supply Present | 4.1 | | | | | V <sub>CCHYS</sub> | V <sub>CC</sub> Threshold Detection | V <sub>CCIO</sub> = 1.8V | | 70.0 | | mV | | | Hysteresis Voltage | | | 70.0 | | mv | | V <sub>CCIOTH</sub> | V <sub>CCIO</sub> Threshold Detection Voltage | $2.7V \le V_{REG} \le 3.6V$ | | | | | | | | Supply Lost | | | 0.5 | V | | | | Supply Present | 1.4 | | | | | V <sub>CCIOHYS</sub> | V <sub>CCIO</sub> Threshold Detection | V <sub>REG</sub> = 3.3V | | 450 | | \/ | | | Hysteresis Voltage | | | 450 | | mV | Note 8: $I_{LOAD}$ includes the pull-up resistor current via pin $V_{PU}$ Note 9: The minimum voltage in Suspend mode is 2.7V. Note 10: Not tested in production, value based on characterization. Note 11: Excludes any current from load and $V_{PU}$ current to the 1.5k $\Omega$ resistor. Note 12: Includes current between $\rm V_{\rm pu}$ and the 1.5k internal pull-up resistor. Note 13: When $V_{CCIO}$ < 2.7V, minimum value for $V_{REGTH}$ = 2.0V for supply present condition. ### DC Electrical Characteristics (Digital Pins – excludes D+, D– Pins) Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). $V_{CCIO} = 1.6V$ to 3.6V | | | | Li | Limits -40°C to +85°C | | |------------------------------------|------------------------------|------------------------------------------|--------------------------|-----------------------|----| | Symbol | Parameter | Test Conditions | -40°C | | | | | | | Min | Max | | | Input Levels | • | | | | | | V <sub>IL</sub> | LOW Level Input Voltage | | | 0.3 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | | 0.6*V <sub>CCIO</sub> | | V | | V <sub>HYS</sub> | Hysteresis Voltage P11 + P12 | Pins $V_{po}/V_{mo}$ , $V_{CCIO} = 3.3V$ | 0.3 | 0.7 | V | | Output Levels | | | | | | | V <sub>OL</sub> | LOW Level Output Voltage | I <sub>OL</sub> = 2 mA | | 0.4 | V | | | | I <sub>OL</sub> = 100 μA | | 0.15 | | | V <sub>OH</sub> | HIGH Level Output Voltage | I <sub>OH</sub> = 2 mA | V <sub>CCIO</sub> - 0.4 | | V | | | | I <sub>OH</sub> = 100 μA | V <sub>CCIO</sub> - 0.15 | | | | Leakage Curre | ent | | | | | | ILI | Input Leakage Current | V <sub>CCIO</sub> = 1.65V to 3.6V | | ±1.0 (Note 14) | μА | | Capacitance | | | | | | | C <sub>IN</sub> , C <sub>I/O</sub> | Input Capacitance | Pin to GND | | 10.0 | pF | Note 14: If $V_{CCIO} \ge V_{REG}$ then leakage current will be higher than specified. ## DC Electrical Characteristics (Analog I/O Pins – D+, D- Pins) Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). $V_{CC} = 4.0V$ to 5.5V or $V_{REG} = 3.0V$ to 3.6V | | | | | Limits | | Units | |-------------------|----------------------------------|-----------------------------------------|-------------------------------|-------------------|------|-------| | Symbol | Parameter | Test Condition | - | -40°C to +85°C | ; | | | | | | Min | Тур | Max | | | Input Levels - Di | ifferential Receiver | • | | | | | | V <sub>DI</sub> | Differential Input Sensitivity | V <sub>I(D+)</sub> - V <sub>I(D-)</sub> | 0.2 | | | V | | V <sub>CM</sub> | Differential Common Mode Voltage | | 0.8 | | 2.5 | V | | Input Levels - Si | ingle-ended Receiver | • | | | | | | V <sub>IL</sub> | LOW Level Input Voltage | | | | 0.8 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | | 2.0 | | | V | | V <sub>HYS</sub> | Hysteresis Voltage | | 0.4 | | 0.7 | V | | Output Levels | • | • | | | | | | V <sub>OL</sub> | LOW Level Output Voltage | $R_L = 1.5k\Omega$ to 3.6V | | | 0.3 | V | | V <sub>OH</sub> | HIGH Level Output Voltage | $R_L = 15k\Omega$ to GND | 2.8 (Note 15) | | 3.6 | V | | Leakage Current | t | • | | | | | | I <sub>LZ</sub> | Input Leakage Current Off State | OE = H | | | ±1.0 | μА | | Capacitance | | | | | | | | C <sub>I/O</sub> | I/O Capacitance | Pin to GND | | | 20.0 | pF | | Resistance | • | · | | | | | | Z <sub>DRV</sub> | Driver Output Impedance | | 34.0 | 41.0<br>(Note 16) | 44.0 | Ω | | Z <sub>IN</sub> | Driver Input Impedance | | 10.0 | | | MΩ | | R <sub>SW</sub> | Switch Resistance | | | | 10.0 | Ω | | V <sub>TERM</sub> | Termination Voltage | R <sub>PU</sub> Upstream Port | 3.0<br>(Note 17)<br>(Note 18) | | 3.6 | V | Note 15: $V_{OH}$ min. = $V_{REG}$ - 0.2V. Note 16: Includes external resistors of $33\Omega$ on both D+ and D– pins. Note 17: This voltage is available at pin $V_{\text{PU}}$ and $V_{\text{REG}}$ . Note 18: Minimum voltage is 2.7V in the suspend mode. ## AC Electrical Characteristics (A I/O Pins Full Speed) Over recommended range of supply voltage and operating free air temperature (unless otherwise noted). $V_{CC} = 4.0 \text{V}$ to 5.5V or $V_{REG} = 3.0 \text{V}$ to 3.6V, $V_{CCIO} = 1.65 \text{V}$ to 3.6V, $C_L = 50 \text{ pF}$ ; $R_L = 1.5 \text{K}$ on $D_+$ to $V_{PU}$ | | Parameter | Test Conditions | Limits -40°C to +85°C | | | Unit | | |------------------|----------------------------------------------|-----------------------------------------------------------|-----------------------|-----|-------|------|--| | Symbol | | | | | | | | | | | | Min | Тур | Max | | | | Driver Character | ristics | | | | | | | | t <sub>FR</sub> | Output Rise Time | C <sub>L</sub> = 50 – 125 pF | 4.0 | | 20.0 | | | | | | 10% to 90% | | | | ns | | | t <sub>FF</sub> | Output Fall Time | Figures 1, 5 | 4.0 | | 20.0 | | | | f <sub>RFM</sub> | Rise/Fall Time Match | t <sub>F</sub> / t <sub>R</sub> Excludes First Transition | 90.0 | | 111.1 | % | | | | | from Idle State | 90.0 | | 111.1 | | | | V <sub>CRS</sub> | Output Signal Crossover Voltage | Excludes First Transition from | 1.0 | | 2.0 | V | | | (Note 19) | | Idle State see Waveform | 1.3 | | | | | | Driver Timing | | | | | | | | | t <sub>PLH</sub> | Propagation Delay | Figures 2, 5 | | | 18.0 | | | | t <sub>PHL</sub> | $(V_p/V_{po}, V_m/V_{mo} \text{ to } D+/D-)$ | rigures 2, 5 | | | 18.0 | ns | | | t <sub>PHZ</sub> | Driver Disable Delay | Figure 4 C | | | 15.0 | | | | t <sub>PLZ</sub> | (OE to D+/D-) | Figures 4, 6 | | | 15.0 | ns | | | t <sub>PZH</sub> | Driver Enable Delay | Simura 4.0 | | | 45.0 | | | | t <sub>PZL</sub> | (OE to D+/D-) | Figures 4, 6 | | | 15.0 | ns | | | Receiver Timing | | | | | | | | | t <sub>PLH</sub> | Propagation Delay (Diff) | Figure 2, 7 | | | 45.0 | | | | t <sub>PHL</sub> | (D+/D- to Rev) | Figures 3, 7 | | | 15.0 | ns | | | t <sub>PLH</sub> | Single Ended Receiver Propagation Delay | Figures 2Figure 7 | | | 10.0 | | | | t <sub>PHL</sub> | (D+/D- to $V_p/V_{po}$ , $V_m/V_{mo}$ ) | Figures 3Figure 7 | | | 18.0 | ns | | Note 19: Not production tested, guaranteed by characterization. ## **AC Waveforms** FIGURE 1. Rise and Fall Times FIGURE 2. $\rm V_{po}/\rm V_{o}, \, \rm V_{mo}/\rm V_{SEO}$ to $\rm D{\scriptscriptstyle +}/\rm D{\scriptscriptstyle -}$ FIGURE 3. D+/D- to $R_{CV},\,V_p$ and $V_m$ ## Test Circuits and Waveforms $C_L$ = 50 pF Full Speed Propagation Delays $C_L$ = -125 pF Edge Rates only $\begin{array}{c|c} & & & & & \\ \hline D.U.T & & & & & \\ \hline \end{array}$ V = 0 for $t_{PZH}$ , $t_{PHZ}$ $V = V_{REG}$ for $t_{PZL}$ FIGURE 5. Load for D+/D- FIGURE 7. Load for $V_m/V_{mo}$ , $V_{p/}V_{po}$ and RCV ## **Tape and Reel Specification** #### **Tape Format for MHBCC** | Package | Tape | Number Cavity | | Cover Tape | |------------|--------------------|---------------|--------|------------| | Designator | Section | Cavities | Status | Status | | | Leader (Start End) | 125 (typ) | Empty | Sealed | | MHX | Carrier | 2500/3000 | Filled | Sealed | | | Trailer (Hub End) | 75 (typ) | Empty | Sealed | #### TAPE DIMENSIONS inches (millimeters) #### NOTES: unless otherwise specified - 1. Cummulative pitch for feeding holes and cavities (chip pockets) not to exceed 0.008[0.20] over 10 pitch span. - Smallest allowable bending radius. Thru hole inside cavity is centered within cavity. - 4. Tolerance is ±0.002[0.05] for these dimensions on all 12mm tapes. - 5. Ao and Bo measured on a plane 0.120[0.30] above the bottom of the pocket. - 6. Ko measured from a plane on the inside bottom of the pocket to the top surface of the carrier. 7. Pocket position relative to sprocket hole measured as true position of pocket. Not pocket hole. - 8. Controlling dimension is millimeter. Diemension in inches rounded. #### **REEL DIMENSIONS** inches (millimeters) | Tape Size | Α | В | С | D | N | W1 | W2 | |-----------|------|--------|---------|---------|-------|--------|--------| | 12 mm | 13.0 | 0.059 | 0.512 | 0.795 | 7.008 | 0.488 | 0.724 | | | 330 | (1.50) | (13.00) | (20.20) | (178) | (12.4) | (18.4) | ## Physical Dimensions inches (millimeters) unless otherwise noted TOP VIEW RECOMMENDED LAND PATTERN BOTTOM VIEW #### NOTES: - A. SIMILAR TO JEDEC REGISTRATION MO-217, DATED 11/2001 - B. DIMENSIONS ARE IN MILLIMETERS. - C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994 ### MLP16HBrevA Pb-Free 16-Terminal Molded Leadless Package (MHBCC), JEDEC MO-217, 3mm Square Package Number MLP16HB #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS Definition of terms | Datasheet Identification | Product Status | Definition | | | | |--------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | | | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | | | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | | | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | | | |