# **NPN High-Power Transistor** NPN high-power transistors are for general-purpose power amplifier and switching applications. #### **Features** • ESD Ratings: Machine Model, C; > 400 V Human Body Model, 3B; > 8000 V • Epoxy Meets UL 94 V-0 @ 0.125 • Pb-Free Package is Available\* ## ON Semiconductor® http://onsemi.com # 25 AMP, 100 VOLT, 125 WATT **NPN SILICON** POWER TRANSISTOR CASE 340D STYLE 1 ### **MARKING DIAGRAM** BD249C = Device Code = Assembly Location WW = Work Week = Pb-Free Package #### **ORDERING INFORMATION** | Device | Package | Shipping | |---------|---------------------|---------------| | BD249C | TO-218 | 30 Units/Rail | | BD249CG | TO-218<br>(Pb-Free) | 30 Units/Rail | #### **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------|-----------------------------------|-------------|------------| | Collector - Emitter Voltage | V <sub>CEO</sub> | 100 | Vdc | | Collector - Base Voltage | V <sub>CBO</sub> | 100 | Vdc | | Emitter – Base Voltage | V <sub>EBO</sub> | 5.0 | Vdc | | Collector Current –<br>Continuous<br>Peak (Note 1) | Ic | 25<br>40 | Adc<br>Apk | | Base Current – Continuous | IB | 5.0 | Adc | | Total Device Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub> | 125<br>1.0 | W<br>W/°C | | Operating and Storage Junction<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to +150 | ĉ | | Unclamped Inductive Load | E <sub>SB</sub> | 90 | mJ | ### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |--------------------------------------------|----------------|------|------| | Thermal Resistance,<br>Junction-to-Case | $R_{ heta JC}$ | 1.0 | °C/W | | Thermal Resistance,<br>Junction-to-Ambient | $R_{ heta JA}$ | 35.7 | °C/W | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Pulse Test: Pulse Width $\leq$ 300 $\mu$ s, Duty Cycle $\leq$ 2.0%. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Characteristic | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------|------------|------| | OFF CHARACTERISTICS | <u>.</u> | | | | | Collector–Emitter Sustaining Voltage (Note 1) $(I_C = 30 \text{ mA}, I_B = 0)$ | V <sub>CEO(sus)</sub> | 100 | - | V | | Collector–Emitter Cutoff Current $(V_{CE} = 60 \text{ V}, I_B = 0)$ | I <sub>CEO</sub> | _ | 1.0 | mA | | Collector–Emitter Cutoff Current (V <sub>CE</sub> = Rated V <sub>CEO</sub> , V <sub>EB</sub> = 0) | Ices | _ | 0.7 | mA | | Emitter–Base Cutoff Current $(V_{EB} = 5.0 \text{ V}, I_{C} = 0)$ | I <sub>EBO</sub> | - | 1.0 | mA | | ON CHARACTERISTICS (Note 1) | | | • | • | | DC Current Gain $ \begin{aligned} &(I_C = 1.5 \text{ A, } V_{CE} = 4.0 \text{ V}) \\ &(I_C = 15 \text{ A, } V_{CE} = 4.0 \text{ V}) \\ &(I_C = 25 \text{ A, } V_{CE} = 4.0 \text{ V}) \end{aligned} $ | h <sub>FE</sub> | 25<br>10<br>5.0 | -<br>- | - | | Collector-Emitter Saturation Voltage (I <sub>C</sub> = 15 A, I <sub>B</sub> = 1.5 A) (I <sub>C</sub> = 25 A, I <sub>B</sub> = 5.0 A) | V <sub>CE(sat)</sub> | 16/ | 1.8<br>4.0 | V | | Base-Emitter On Voltage<br>(I <sub>C</sub> = 15 A, V <sub>CE</sub> = 4.0 V)<br>(I <sub>C</sub> = 25 A, V <sub>CE</sub> = 4.0 V) | V <sub>BE(on)</sub> | (IOI | 2.0<br>4.0 | V | | DYNAMIC CHARACTERISTICS | 20° 110° 11 | | | | | Small-Signal Current Gain<br>(I <sub>C</sub> = 1.0 A, V <sub>CE</sub> = 10 V, f = 1.0 kHz) | OB S hfe | 25 | - | _ | | Current-Gain — Bandwidth Product<br>(I <sub>C</sub> = 1.0 A, V <sub>CE</sub> = 10 V, f = 1.0 MHz) | S OF WITT | 3.0 | _ | MHz | <sup>1.</sup> Pulse Test: Pulse Width $\leq$ 300 $\mu$ s, Duty Cycle $\leq$ 2.0%. Figure 1. Power Derating Figure 2. Switching Time Equivalent Test Circuits Figure 4. Turn-Off Time Figure 5. DC Current Gain #### **FORWARD BIAS** There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 6 is based on $T_C = 25^{\circ}C$ ; $T_{J(pk)}$ is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated when $T_C \geq 25^{\circ}C$ . Second breakdown limitations do not derate the same as thermal limitations. #### **REVERSE BIAS** For inductive loads, high voltage and high current must be sustained simultaneously during turn-off, in most cases, with the base to emitter junction reverse biased. Under these conditions the collector voltage must be held to a safe level at or below a specific value of collector current. This can be accomplished by several means such as active clamping, RC snubbing, load line shaping, etc. The safe level for these devices is specified as Reverse Bias Safe Operating Area and represents the voltage-current conditions during reverse biased turn-off. This rating is verified under clamped conditions so that the device is never subjected to an avalanche mode. Figure 7 gives RBSOA characteristics. Figure 6. Maximum Rated Forward Bias Safe Operating Area Figure 7. Maximum Rated Forward Bias Safe Operating Area ### **TEST CIRCUIT** #### NOTES: - A. L1 and L2 are 10 mH, 0.11 $\Omega$ , Chicago Standard Transformer Corporation C–2688, or equivalent. - B. Input pulse width is increased until $I_{CM} = -3.0 \text{ A}$ . - C. For NPN, reverse all polarities. Figure 8. Inductive Load Switching #### PACKAGE DIMENSIONS TO-218 CASE 340D-02 **ISSUE E** - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - CONTROLLING DIMENSION: MILLIMETER. | | MILLIMETERS INCHES | | HES | | |-----|--------------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4 | 20.35 | - | 0.801 | | В | 14.70 | 15.20 | 0.579 | 0.598 | | C | 4.70 | 4.90 | 0.185 | 0.193 | | D | 1.10 | 1.30 | 0.043 | 0.051 | | E | 1.17 | 1.37 | 0.046 | 0.054 | | G | 5.40 | 5.55 | 0.213 | 0.219 | | Н | 2.00 | 3.00 | 0.079 | 0.118 | | J | 0.50 | 0.78 | 0.020 | 0.031 | | K | 31.00 | REF | 1.220 | ŘEF | | L | - | 16.20 | ] | 0.638 | | Q | 4.00 | 4.10 | 0.158 | 0.161 | | S | 17.80 | 18.20 | 0.701 | 0.717 | | 5 | 4.00 REF | | 0.157 REF | | | V | 1.75 | REF | 0.0 | 169 | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative