# **PowerMOS transistor Logic level TOPFET**

**BUK117-50DL** 

### DESCRIPTION

Monolithic temperature and overload protected logic level power MOSFET in TOPFET2 technology assembled in a 3 pin plastic package.

### **APPLICATIONS**

General purpose switch for driving

- lamps
- motors
- solenoids
- heaters

in automotive systems and other applications.

### **FEATURES**

- TrenchMOS output stage
- Current limiting
- Overload protection
- Overtemperature protection Protection latched reset by input
- 5 V logic compatible input level
- Control of output stage and supply of overload protection circuits derived from input
- Low operating input current permits direct drive by micro-controller
- ESD protection on all pins
- Overvoltage clamping for turn off of inductive loads

### QUICK REFERENCE DATA

| SYMBOL                                            | PARAMETER                                                                                                                                                     | MAX.                        | UNIT                    |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------|
| $V_{DS} \\ I_{D} \\ P_{D} \\ T_{j} \\ R_{DS(ON)}$ | Continuous drain source voltage<br>Continuous drain current<br>Total power dissipation<br>Continuous junction temperature<br>Drain-source on-state resistance | 50<br>8<br>40<br>150<br>100 | V<br>A<br>W<br>°C<br>mΩ |
| I <sub>ISL</sub>                                  | Input supply current V <sub>IS</sub> = 5 V                                                                                                                    | 650                         | μΑ                      |

### **FUNCTIONAL BLOCK DIAGRAM**



#### **PINNING - SOT78B**

| PIN | DESCRIPTION |
|-----|-------------|
| 1   | input       |
| 2   | drain       |
| 3   | source      |
| tab | drain       |

# PIN CONFIGURATION



### **SYMBOL**



Philips Semiconductors Product specification

# PowerMOS transistor Logic level TOPFET

BUK117-50DL

### LIMITING VALUES

Limiting values in accordance with the Absolute Maximum Rating System (IEC 134)

| SYMBOL           | PARAMETER                                    | CONDITIONS                                        | MIN. | MAX.    | UNIT |
|------------------|----------------------------------------------|---------------------------------------------------|------|---------|------|
| $V_{DS}$         | Continuous drain source voltage <sup>1</sup> | -                                                 | -    | 50      | V    |
| I <sub>D</sub>   | Continuous drain current                     | $V_{IS} = 5 \text{ V}; T_{mb} = 25 \text{ °C}$    | -    | self -  | Α    |
|                  |                                              |                                                   |      | limited |      |
| I <sub>D</sub>   | Continuous drain current                     | $V_{IS} = 5 \text{ V}; T_{mb} \le 110 \text{ °C}$ | -    | 8       | Α    |
| I <sub>I</sub>   | Continuous input current                     | -                                                 | -5   | 5       | mA   |
| I <sub>IRM</sub> | Non-repetitive peak input current            | t <sub>p</sub> ≤ 1 ms                             | -10  | 10      | mA   |
| $P_{D}$          | Total power dissipation                      | T <sub>mb</sub> ≤ 25 °C                           | -    | 40      | W    |
| T <sub>stq</sub> | Storage temperature                          | -                                                 | -55  | 175     | °C   |
| T <sub>j</sub>   | Continuous junction temperature <sup>2</sup> | normal operation                                  | -    | 150     | °C   |
| $T_{sold}$       | Lead temperature                             | during soldering                                  | -    | 260     | °C   |

### **ESD LIMITING VALUE**

| SYMBOL         | PARAMETER                         | CONDITIONS                                    | MIN. | MAX. | UNIT |
|----------------|-----------------------------------|-----------------------------------------------|------|------|------|
| V <sub>C</sub> | Electrostatic discharge capacitor | Human body model;                             | -    | 2    | kV   |
|                | voltage                           | $C = 250 \text{ pF}; R = 1.5 \text{ k}\Omega$ |      |      |      |

### **OVERVOLTAGE CLAMPING LIMITING VALUES**

At a drain source voltage above 50 V the power MOSFET is actively turned on to clamp overvoltage transients.

| SYMBOL           | PARAMETER                                                                         | CONDITIONS                                                                                                                | MIN. | MAX.      | UNIT     |
|------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------|-----------|----------|
| E <sub>DSM</sub> | Inductive load turn-off Non-repetitive clamping energy Repetitive clamping energy | $I_{DM} = 8 \text{ A}; V_{DD} \le 20 \text{ V}$ $T_{mb} \le 25 \text{ °C}$ $T_{mb} \le 95 \text{ °C}; f = 250 \text{ Hz}$ |      | 100<br>20 | mJ<br>mJ |

### **OVERLOAD PROTECTION LIMITING VALUE**

With an adequate protection supply provided via the input pin, TOPFET can protect itself from two types of overload - overtemperature and short circuit load.

| SYMBOL   | PARAMETER                         | REQUIRED CONDITION                                         | MIN. | MAX. | UNIT |
|----------|-----------------------------------|------------------------------------------------------------|------|------|------|
| $V_{DS}$ | Drain source voltage <sup>3</sup> | $4 \text{ V} \leq \text{V}_{\text{IS}} \leq 5.5 \text{ V}$ | 0    | 35   | V    |

## THERMAL CHARACTERISTIC

| SYMBOL               | PARAMETER                 | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|----------------------|---------------------------|------------|------|------|------|------|
|                      | Thermal resistance        |            |      |      |      |      |
| R <sub>th j-mb</sub> | Junction to mounting base | -          | -    | 2.5  | 3.1  | K/W  |

<sup>1</sup> Prior to the onset of overvoltage clamping. For voltages above this value, safe operation is limited by the overvoltage clamping energy.

<sup>2</sup> A higher T<sub>j</sub> is allowed as an overload condition but at the threshold T<sub>j(TO)</sub> the over temperature trip operates to protect the switch.

<sup>3</sup> All control logic and protection functions are disabled during conduction of the source drain diode.

# PowerMOS transistor Logic level TOPFET

BUK117-50DL

### **OUTPUT CHARACTERISTICS**

Limits are for -40°C  $\leq$  T<sub>mb</sub>  $\leq$  150°C; typicals are for T<sub>mb</sub> = 25 °C unless otherwise specified

| SYMBOL              | PARAMETER                     | CONDITIONS                                                        | MIN.   | TYP.     | MAX.       | UNIT                |
|---------------------|-------------------------------|-------------------------------------------------------------------|--------|----------|------------|---------------------|
|                     | Off-state                     | V <sub>IS</sub> = 0 V                                             |        |          |            |                     |
| $V_{(CL)DSS}$       | Drain-source clamping voltage | I <sub>D</sub> = 10 mA                                            | 50     | -        | -          | V                   |
|                     |                               | $I_{DM} = 1 \text{ A}; t_p \le 300  \mu\text{s}; \delta \le 0.01$ | 50     | 60       | 70         | V                   |
| I <sub>DSS</sub>    | Drain source leakage current  | $V_{DS} = 40 \text{ V}$ $T_{mb} = 25 \text{ °C}$                  | -      | -<br>0.1 | 100<br>10  | μA<br>μA            |
|                     | On-state                      | $I_{DM} = 3 \text{ A}; t_p \le 300  \mu\text{s}; \delta \le 0.01$ |        |          |            | •                   |
| $R_{\text{DS(ON)}}$ | Drain-source resistance       | $V_{IS} \ge 4.4 \text{ V}$ $T_{mb} = 25 \text{ °C}$               | -<br>- | -<br>68  | 190<br>100 | $m\Omega$           |
|                     |                               | $V_{IS} \ge 4 \text{ V}$ $T_{mb} = 25 \text{ °C}$                 | -<br>- | -<br>72  | 200<br>105 | $m\Omega$ $m\Omega$ |

## **OVERLOAD CHARACTERISTICS**

-40°C  $\leq T_{mb} \leq 150^{\circ}C$  unless otherwise specified.

| SYMBOL             | PARAMETER                                                        | CONDITIONS                                                                                                                       | MIN.      | TYP.      | MAX.      | UNIT    |
|--------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------|-----------|-----------|---------|
| I <sub>D</sub>     | Short circuit load Drain current limiting                        | $V_{DS} = 13 \text{ V}$<br>$V_{IS} = 5 \text{ V};$<br>$4.4 \text{ V} \le V_{IS} \le 5.5 \text{ V}$ $T_{mb} = 25^{\circ}\text{C}$ | 8 6       | 12<br>-   | 16<br>18  | A<br>A  |
|                    |                                                                  | $4 \text{ V} \leq \text{V}_{IS} \leq 5.5 \text{ V}$                                                                              | 5         | -         | 18        | Α       |
| P <sub>D(TO)</sub> | Overload protection Overload power threshold Characteristic time | $V_{IS} = 5 \text{ V};$ $T_{mb} = 25 ^{\circ}\text{C}$ device trips if $P_D > P_{D(TO)}$ which determines trip time <sup>1</sup> | 20<br>200 | 55<br>350 | 80<br>600 | W<br>µs |
|                    | Overtemperature protection                                       |                                                                                                                                  |           |           |           |         |
| $T_{j(TO)}$        | Threshold junction temperature <sup>2</sup>                      |                                                                                                                                  | 150       | 170       | -         | °C      |

May 2001 3 Rev 1.800

 $<sup>\</sup>textbf{1 Trip time } t_{d\,sc} \text{ varies with overload dissipation } P_D \text{ according to the formula } t_{d\,sc} \approx T_{DSC} \, / \, ln[\,\,P_D \, / \,\,P_{D(TO)}\,\,].$ 

 $<sup>\</sup>boldsymbol{2}$  This is independent of the dV/dt of input voltage  $V_{\text{IS}}.$ 

# PowerMOS transistor Logic level TOPFET

BUK117-50DL

### **INPUT CHARACTERISTICS**

The supply for the logic and overload protection is taken from the input. Limits are for  $-40^{\circ}\text{C} \le T_{mb} \le 150^{\circ}\text{C}$ ; typicals are for  $T_{mb} = 25^{\circ}\text{C}$  unless otherwise specified

| SYMBOL              | PARAMETER                                                    | CONDITIONS                                     |                                  | MIN.       | TYP.       | MAX.       | UNIT     |
|---------------------|--------------------------------------------------------------|------------------------------------------------|----------------------------------|------------|------------|------------|----------|
| V <sub>IS(TO)</sub> | Input threshold voltage                                      | $V_{DS} = 5 \text{ V}; I_{D} = 1 \text{ mA}$   | $T_{mb} = 25^{\circ}C$           | 0.6<br>1.1 | -<br>1.6   | 2.4<br>2.1 | V<br>V   |
| I <sub>IS</sub>     | Input supply current                                         | normal operation;                              | $V_{IS} = 5 V$<br>$V_{IS} = 4 V$ | 100<br>80  | 220<br>195 | 400<br>330 | μA<br>μA |
| I <sub>ISL</sub>    | Input supply current                                         | protection latched;                            | $V_{IS} = 5 V$<br>$V_{IS} = 3 V$ | 200<br>130 | 400<br>250 | 650<br>430 | μA<br>μA |
| $V_{ISR}$           | Protection reset voltage <sup>1</sup>                        | reset time $t_r \ge 100 \ \mu s$               |                                  | 1.5        | 2          | 2.9        | V        |
| t <sub>lr</sub>     | Latch reset time                                             | $V_{IS1} = 5 \text{ V}, V_{IS2} < 1 \text{ V}$ |                                  | 10         | 40         | 100        | μs       |
| $V_{(CL)IS}$        | Input clamping voltage                                       | I <sub>1</sub> = 1.5 mA                        |                                  | 5.5        | -          | 8.5        | V        |
| $R_{IG}$            | Input series resistance <sup>2</sup> to gate of power MOSFET |                                                | $T_{mb} = 25^{\circ}C$           | -          | 33         | -          | kΩ       |

### **SWITCHING CHARACTERISTICS**

 $T_{mb}$  = 25 °C;  $V_{DD}$  = 13 V; resistive load  $R_L$  = 4  $\Omega$ . Refer to waveform figure and test circuit.

| SYMBOL             | PARAMETER           | CONDITIONS     | MIN. | TYP. | MAX. | UNIT |
|--------------------|---------------------|----------------|------|------|------|------|
| t <sub>d on</sub>  | Turn-on delay time  | $V_{IS} = 5 V$ | ı    | 10   | 20   | μs   |
| t <sub>r</sub>     | Rise time           |                | -    | 20   | 40   | μs   |
| t <sub>d off</sub> | Turn-off delay time | $V_{IS} = 0 V$ | -    | 30   | 60   | μs   |
| t <sub>f</sub>     | Fall time           |                | -    | 20   | 40   | μs   |

 $<sup>{\</sup>bf 1} \ {\hbox{The input voltage below which the overload protection circuits will be reset.}}$ 

<sup>2</sup> Not directly measureable from device terminals.

# PowerMOS transistor Logic level TOPFET

BUK117-50DL

### **MECHANICAL DATA**



<sup>1</sup> Refer to mounting instructions for SOT78 (TO220) envelopes. Epoxy meets UL94 V0 at 1/8". Net mass: 2 g

Philips Semiconductors Product specification

# PowerMOS transistor Logic level TOPFET

BUK117-50DL

### **DEFINITIONS**

| DATA SHEET STATU                  | DATA SHEET STATUS              |                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|-----------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DATA SHEET<br>STATUS <sup>1</sup> | PRODUCT<br>STATUS <sup>2</sup> | DEFINITIONS                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Objective data                    | Development                    | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice                                                                                                                            |  |  |  |  |
| Preliminary data                  | Qualification                  | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in ordere to improve the design and supply the best possible product                                    |  |  |  |  |
| Product data                      | Production                     | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A |  |  |  |  |

### Limiting values

Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

### Application information

Where application information is given, it is advisory and does not form part of the specification.

#### © Philips Electronics N.V. 2001

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, it is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent or other industrial or intellectual property rights.

## LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

<sup>1</sup> Please consult the most recently issued datasheet before initiating or completing a design.

<sup>2</sup> The product status of the device(s) described in this datasheet may have changed since this datasheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.