



# FDG6322C Dual N & P Channel Digital FET

#### **General Description**

These dual N & P-Channel logic level enhancement mode field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance. This device has been designed especially for low voltage applications as a replacement for bipolar digital transistors and small signal MOSFETs. Since bias resistors are not required, this dual digital FET can replace several different digital transistors, with different bias resistor values.

#### **Features**

- N-Ch 0.22 A, 25 V,  $R_{DS(ON)} = 4.0 \Omega$  @  $V_{GS} = 4.5 \text{ V}$ ,  $R_{DS(ON)} = 5.0 \Omega$  @  $V_{GS} = 2.7 \text{ V}$ .
- P-Ch -0.41 A,-25V,  $R_{DS(ON)} = 1.1~\Omega @ V_{GS} = -4.5V$ ,  $R_{DS(ON)} = 1.5~\Omega @ V_{GS} = -2.7V$ .
- Very small package outline SC70-6.
- Very low level gate drive requirements allowing direct operation in 3 V circuits (V<sub>GS(th)</sub> < 1.5 V).</p>
- Gate-Source Zener for ESD ruggedness (>6kV Human Body Model).







#### **Absolute Maximum Ratings** $T_A = 25^{\circ}C$ unless other wise noted

| Symbol                           | Parameter                                                                          | N-Channel | P-Channel | Units |  |
|----------------------------------|------------------------------------------------------------------------------------|-----------|-----------|-------|--|
| V <sub>DSS</sub>                 | Drain-Source Voltage                                                               | 25        | -25       | V     |  |
| V <sub>GSS</sub>                 | Gate-Source Voltage                                                                | 8         | -8        | V     |  |
| I <sub>D</sub>                   | Drain Current - Continuous                                                         | 0.22      | -0.41     | А     |  |
|                                  | - Pulsed                                                                           | 0.65      | -1.2      |       |  |
| P <sub>D</sub>                   | Maximum Power Dissipation (Note 1)                                                 | 0.        | 0.3       |       |  |
| T <sub>J</sub> ,T <sub>STG</sub> | Operating and Storage Temperature Range                                            | -55 to    | .€        |       |  |
| ESD                              | Electrostatic Discharge Rating MIL-STD-883D<br>Human Body Model (100pf / 1500 Ohm) | 6         |           | kV    |  |
| THERMA                           | CHARACTERISTICS                                                                    |           |           |       |  |
| $R_{\theta JA}$                  | Thermal Resistance, Junction-to-Ambient (Note1)                                    | 4         | °C/W      |       |  |

| Symbol                           | Parameter                                | Conditions                                                   | Туре | Min   | Тур   | Max  | Units |
|----------------------------------|------------------------------------------|--------------------------------------------------------------|------|-------|-------|------|-------|
| OFF CHARA                        | ACTERISTICS                              | 1                                                            | 1    |       |       |      |       |
| BV <sub>DSS</sub>                | Drain-Source Breakdown Voltage           | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$              | N-Ch | 25    |       |      | V     |
|                                  |                                          | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$             | P-Ch | -25   |       |      |       |
| $\Delta BV_{DSS}/\Delta T_{J}$   | Breakdown Voltage Temp. Coefficient      | I <sub>D</sub> = 250 μA, Referenced to 25 °C                 | N-Ch |       | 25    |      | mV/°C |
|                                  |                                          | I <sub>D</sub> = -250 μA, Referenced to 25 °C                | P-Ch |       | -22   |      |       |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current          | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V,               | N-Ch |       |       | 1    | μΑ    |
|                                  |                                          | T <sub>J</sub> = 55°C                                        |      |       |       | 10   |       |
| I <sub>DSS</sub>                 | Zero Gate Voltage Drain Current          | $V_{DS} = -20 \text{ V}, \ V_{GS} = 0 \text{ V},$            | P-Ch |       |       | -1   | μΑ    |
|                                  |                                          | T <sub>J</sub> = 55°C                                        |      |       |       | -10  |       |
| I <sub>GSS</sub>                 | Gate - Body Leakage Current              | $V_{GS} = 8 \text{ V}, \ V_{DS} = 0 \text{ V}$               | N-Ch |       |       | 100  | nA    |
|                                  |                                          | $V_{GS} = -8 \text{ V}, \ V_{DS} = 0 \text{ V}$              | P-Ch |       |       | -100 | nA    |
| ON CHARAC                        | CTERISTICS (Note 2)                      |                                                              |      |       |       |      |       |
| $V_{GS(th)}$                     | Gate Threshold Voltage                   | $V_{DS} = V_{GS}, I_{D} = 250 \mu\text{A}$                   | N-Ch | 0.65  | 0.85  | 1.5  | V     |
|                                  |                                          | $V_{DS} = V_{GS}, I_{D} = -250 \mu\text{A}$                  | P-Ch | -0.65 | -0.82 | -1.5 |       |
| $\Delta V_{GS(th)}/\Delta T_{J}$ | Gate Threshold Voltage Temp. Coefficient | $I_D = 250 \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$ | N-Ch |       | -2.1  |      | mV/°C |
| (',                              |                                          | $I_D$ = -250 $\mu$ A, Referenced to 25 $^{\circ}$ C          | P-Ch |       | 2.1   |      |       |
| R <sub>DS(ON)</sub>              | Static Drain-Source On-Resistance        | $V_{GS} = 4.5 \text{ V}, I_D = 0.22 \text{ A}$               | N-Ch |       | 2.6   | 4    | Ω     |
|                                  |                                          | T <sub>J</sub> =125°C                                        |      |       | 5.3   | 7    |       |
|                                  |                                          | $V_{GS} = 2.7 \text{ V}, \ I_{D} = 0.19 \text{ A}$           |      |       | 3.7   | 5    |       |
|                                  |                                          | $V_{GS} = -4.5 \text{ V}, I_{D} = -0.41 \text{ A}$           | P-Ch |       | 0.85  | 1.1  |       |
|                                  |                                          | T <sub>J</sub> =125°C                                        |      |       | 1.2   | 1.9  |       |
|                                  |                                          | $V_{GS} = -2.7 \text{ V}, I_D = -0.25 \text{ A}$             |      |       | 1.15  | 1.5  |       |
| I <sub>D(ON)</sub>               | On-State Drain Current                   | $V_{GS} = 4.5 \text{ V}, \ V_{DS} = 5 \text{ V}$             | N-Ch | 0.22  |       |      | Α     |
|                                  |                                          | $V_{GS} = -4.5 \text{ V}, \ V_{DS} = -5 \text{ V}$           | P-Ch | -0.41 |       |      |       |
| g <sub>FS</sub>                  | Forward Transconductance                 | $V_{DS} = 5 \text{ V}, I_{D} = 0.22 \text{ A}$               | N-Ch |       | 0.2   |      | S     |
|                                  |                                          | $V_{DS} = -5 \text{ V}, \ I_{D} = -0.5 \text{ A}$            | P-Ch |       | 0.9   |      |       |
| DYNAMIC CI                       | HARACTERISTICS                           |                                                              |      |       |       |      |       |
| C <sub>iss</sub>                 | Input Capacitance                        | N-Channel                                                    | N-Ch |       | 9.5   |      | pF    |
|                                  |                                          | $V_{DS} = 10 \text{ V}, V_{GS} = 0 \text{ V},$               | P-Ch |       | 62    |      |       |
| C <sub>oss</sub>                 | Output Capacitance                       | f = 1.0 MHz                                                  | N-Ch |       | 6     |      |       |
|                                  |                                          | P-Channel                                                    | P-Ch |       | 34    |      |       |
| $C_{rss}$                        | Reverse Transfer Capacitance             | $V_{DS} = -10 \text{ V}, V_{GS} = 0 \text{ V},$              | N-Ch |       | 1.3   |      |       |
|                                  |                                          | f = 1.0 MHz                                                  | P-Ch |       | 10    |      |       |

# **Electrical Characteristics** (continued)

### SWITCHING CHARACTERISTICS (Note 2)

| Parameter                                             | Conditions                                                                                                                                                                                                                 | Type | Min                                                    | Тур                                                    | Max                                                   | Units                                                  |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------|
| Turn - On Delay Time                                  | N-Channel                                                                                                                                                                                                                  | N-Ch |                                                        | 5                                                      | 10                                                    | nS                                                     |
|                                                       | $V_{DD} = 5 \text{ V}, I_{D} = 0.5 \text{ A},$                                                                                                                                                                             | P-Ch |                                                        | 7                                                      | 15                                                    |                                                        |
| Turn - On Rise Time                                   | $V_{GS}$ = 4.5 V, $R_{GEN}$ = 50 $\Omega$                                                                                                                                                                                  | N-Ch |                                                        | 4.5                                                    | 10                                                    | nS                                                     |
|                                                       |                                                                                                                                                                                                                            | P-Ch |                                                        | 8                                                      | 16                                                    |                                                        |
| Turn - Off Delay Time                                 | P-Channel                                                                                                                                                                                                                  | N-Ch |                                                        | 4                                                      | 8                                                     | nS                                                     |
|                                                       | $V_{DD} = -5 \text{ V}, I_{D} = -0.5 \text{ A},$                                                                                                                                                                           | P-Ch |                                                        | 55                                                     | 80                                                    |                                                        |
| Turn - Off Fall Time                                  | $V_{GS}$ = -4.5 V, $R_{GEN}$ = 50 $\Omega$                                                                                                                                                                                 | N-Ch |                                                        | 3.2                                                    | 7                                                     | nS                                                     |
|                                                       |                                                                                                                                                                                                                            | P-Ch |                                                        | 35                                                     | 60                                                    |                                                        |
| Total Gate Charge                                     | N-Channel                                                                                                                                                                                                                  | N-Ch |                                                        | 0.29                                                   | 0.4                                                   | nC                                                     |
|                                                       | $V_{DS} = 5 \text{ V}, I_{D} = 0.22 \text{ A},$                                                                                                                                                                            | P-Ch |                                                        | 1.1                                                    | 1.5                                                   |                                                        |
| Gate-Source Charge                                    | V <sub>GS</sub> = 4.5 V                                                                                                                                                                                                    | N-Ch |                                                        | 0.12                                                   |                                                       | nC                                                     |
|                                                       | P- Channel                                                                                                                                                                                                                 | P-Ch |                                                        | 0.31                                                   |                                                       |                                                        |
| Gate-Drain Charge                                     | $V_{DS} = -5 \text{ V}, I_{D} = -0.41 \text{ A},$                                                                                                                                                                          | N-Ch |                                                        | 0.03                                                   |                                                       | nC                                                     |
|                                                       | $V_{GS} = -4.5 \text{ V}$                                                                                                                                                                                                  | P-Ch |                                                        | 0.29                                                   |                                                       |                                                        |
| OURCE DIODE CHARACTERISTICS AND MA                    | XIMUM RATINGS                                                                                                                                                                                                              |      |                                                        |                                                        |                                                       |                                                        |
| Maximum Continuous Drain-Source Diode Forward Current |                                                                                                                                                                                                                            | N-Ch |                                                        |                                                        | 0.25                                                  | Α                                                      |
|                                                       |                                                                                                                                                                                                                            | P-Ch |                                                        |                                                        | -0.25                                                 |                                                        |
| Drain-Source Diode Forward Voltage                    | $V_{GS} = 0 \text{ V}, I_{S} = 0.5 \text{ A} \text{ (Note 2)}$                                                                                                                                                             | N-Ch |                                                        | 8.0                                                    | 1.2                                                   | V                                                      |
|                                                       | Turn - On Delay Time  Turn - On Rise Time  Turn - Off Delay Time  Turn - Off Fall Time  Total Gate Charge  Gate-Source Charge  Gate-Drain Charge  DURCE DIODE CHARACTERISTICS AND MAIMAXIMUM Continuous Drain-Source Diode |      | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

 $V_{GS} = 0 \text{ V}, I_{S} = -0.5 \text{ A} \text{ (Note 2)}$ 

P-Ch

-0.85

-1.2

<sup>1.</sup> R<sub>BA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>BA</sub> is guaranteed by design while  $R_{\text{loch}}$  is determined by the user's board design.  $R_{\text{BJA}} = 415^{\circ}\text{C/W}$  on minimum mounting pad on FR-4 board in still air. 2. Pulse Test: Pulse Width  $\leq 300 \mu\text{s}$ , Duty Cycle  $\leq 2.0\%$ .

## Typical Electrical Characteristics: N-Channel



Figure 1. On-Region Characteristics.



100

125

150

Figure 3. On-Resistance Variation with Temperature.

0 25 50 75 100 T<sub>J</sub> , JUNCTION TEMPERATURE (°C)

R<sub>DS(ON)</sub>, NORMALIZED DRAIN-SOURCE ON-RESISTANCE 8'0 1 7 7 9'1 8'0

0.6

-50



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage **Variation with Source Current** and Temperature.

# **Typical Electrical Characteristics: N-Channel (continued)**



Figure 7. Gate Charge Characteristics.



Figure 9. Maximum Safe Operating Area.



Figure 8. Capacitance Characteristics.



Figure 10. Single Pulse Maximum Power Dissipation.

# **Typical Electrical Characteristics: P-Channel**



Figure 11. On-Region Characteristics.



50

 $\mathsf{T}_\mathsf{J}$  , JUNCTION TEMPERATURE (°C)

150

Figure 13. On-Resistance Variation with Temperature.

-25



Figure 15. Transfer Characteristics.



Figure 12. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 14. On-Resistance Variation with Gate-to-Source Voltage.



Figure 16. Body Diode Forward Voltage **Variation with Source Current** and Temperature.

# 1 Typical Electrical Characteristics: P-Channel (continued)



Figure 17. Gate Charge Characteristics.



Figure 18. Capacitance Characteristics.



Figure 19. Maximum Safe Operating Area.



Figure 20. Single Pulse Maximum Power Dissipation.

# Typical Thermal Characteristics: N & P-Channel (continued)



Figure 21. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in note 1. Transient thermalresponse will change depending on the circuit board design.





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

2Cool™ F-PFS™ FRFET® AccuPower™ AX-CAPTM Global Power Resource<sup>SM</sup> BitSiC® Green Bridge™ Green FPS<sup>™</sup> Build it Now™ CorePLUS™ Green FPS™ e-Series™ CorePOWER™ Gmax<sup>™</sup>

GTO™ CROSSVOLT™ IntelliMAX™  $\mathsf{CTL^{\mathsf{TM}}}$ ISOPLANAR™ Current Transfer Logic™ Marking Small Speakers Sound Louder

DEUXPEED® Dual Cool™ and Better™ EcoSPARK® MegaBuck™ EfficentMax™ MICROCOUPLER™ ESBC™

MicroFET™ MicroPak™ MicroPak2™ Fairchild® MillerDrive™ Fairchild Semiconductor® MotionMax™ Motion-SPM™ FACT Quiet Series™ mWSaver™ FACT® FAST® OptoHiT™ OPTOLOGIC® FastvCore™ OPTOPLANAR® FETBench™

FlashWriter® \*

PowerTrench® PowerXS™

Programmable Active Droop™

QFET® QSTM Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™

SignalWise™ SmartMax™ SMART START™

Solutions for Your Success™

SPM® STEALTH™ SuperFET® SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™ Sync-Lock™

SYSTEM ®\* GENERAL

The Power Franchise® pwer franchise TinyBoost™ Tinẏ́Buck™ TinyCalc™ TinyLogic<sup>®</sup> TIŃYOPTO™ TinyPower™

TinyPWM™ TinyWire™ TranSiC<sup>®</sup> TriFault Detect™ TRUECURRENT®\*

<u>uSerD</u>es™ SerDes

UHC® Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XS™

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN: NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

**LIFE SUPPORT POLICY**FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their

parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild of productions who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS **Definition of Terms**

| Datasheet Identification Product Status   |                   | Definition                                                                                                                                                                                          |  |  |
|-------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Advance Information Formative / In Design |                   | Datasheet contains the design specifications for product development. Specification may change in any manner without notice.                                                                        |  |  |
| Preliminary                               | First Production  | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |  |  |
| No Identification Needed                  | Full Production   | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |  |  |
| Obsolete                                  | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |  |  |

Rev. I61