

February 2007

# FDN340P

# Single P-Channel, Logic Level, PowerTrench® MOSFET

### **General Description**

This P-Channel Logic Level MOSFET is produced using Fairchild Semiconductor advanced Power Trench process that has been especially tailored to minimize the on-state resistance and yet maintain low gate charge for superior switching performance.

These devices are well suited for portable electronics applications: load switching and power management, battery charging circuits, and DC/DC conversion.



### **Features**

- -2A, 20 V  $R_{DS(ON)} = 70 \ m\Omega \ @V_{GS} = -4.5 \ V$   $R_{DS(ON)} = 110 \ m\Omega \ @V_{GS} = -2.5 \ V$
- Low gate charge (7.2 nC typical).
- High performance trench technology for extremely low  $R_{DS(\text{ON})}$ .
- High power version of industry Standard SOT-23 package. Identical pin-out to SOT-23 with 30% higher power handling capability.





# Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted

| Symbol                            | Parameter                                        |           | Ratings     | Units |
|-----------------------------------|--------------------------------------------------|-----------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                             |           | -20         | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                              |           | ±8          | V     |
| l <sub>D</sub>                    | Drain Current - Continuous                       | (Note 1a) | -2          | А     |
|                                   | - Pulsed                                         |           | -10         |       |
| P <sub>D</sub>                    | Power Dissipation for Single Operation           | (Note 1a) | 0.5         | W     |
|                                   |                                                  | (Note 1b) | 0.46        | vv    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |           | -55 to +150 | °C    |

## **Thermal Characteristics**

| $R_{\theta JA}$  | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 250 | °C/W |
|------------------|-----------------------------------------|-----------|-----|------|
| R <sub>eJC</sub> | Thermal Resistance, Junction-to-Case    | (Note 1)  | 75  | °C/W |

## **Package Marking and Ordering Information**

|  | Device Marking | Device  | Reel Size | Tape width | Quantity   |
|--|----------------|---------|-----------|------------|------------|
|  | 340            | FDN340P | 7"        | 8mm        | 3000 units |

| Symbol                                      | Parameter                                         | Test Conditions                                                                                                                  | Min  | Тур      | Max       | Units    |
|---------------------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------|----------|-----------|----------|
| Off Char                                    | acteristics                                       |                                                                                                                                  |      |          | Į.        | l.       |
| BV <sub>DSS</sub>                           | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 \text{ V}, I_D = -250 \mu\text{A}$                                                                                   | -20  |          |           | V        |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient         | $I_D$ = –250 μA,Referenced to 25°C                                                                                               |      | -12      |           | mV/°C    |
| l <sub>DSS</sub>                            | Zero Gate Voltage Drain Current                   | $V_{DS} = -16 \text{ V},  V_{GS} = 0 \text{ V}$<br>$V_{DS} = -16 \text{ V},  V_{GS} = 0 \text{ V},  T_{J} = 55 ^{\circ}\text{C}$ |      |          | -1<br>-10 | μΑ       |
| Igssf                                       | Gate-Body Leakage, Forward                        | $V_{GS} = 8 \text{ V},  V_{DS} = 0 \text{ V}$                                                                                    |      |          | 100       | nA       |
| IGSSR                                       | Gate-Body Leakage, Reverse                        | V <sub>GS</sub> = -8 V, V <sub>DS</sub> = 0 V                                                                                    |      |          | -100      | nA       |
| On Char                                     | acteristics (Note 2)                              | ,                                                                                                                                |      | <u> </u> | <u>I</u>  | <u>I</u> |
| V <sub>GS(th)</sub>                         | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \mu A$                                                                                            | -0.4 | -0.8     | -1.5      | V        |
| ΔV <sub>GS(th)</sub><br>ΔT <sub>J</sub>     | Gate Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = -250 μA,Referenced to 25°C                                                                                      |      | 3        |           | mV/°C    |
| R <sub>DS(on)</sub>                         | Static Drain–Source<br>On–Resistance              | V <sub>GS</sub> = -4.5 V, I <sub>D</sub> = -2 A                                                                                  |      | 60       | 70        | mΩ       |
|                                             |                                                   | $V_{GS} = -4.5 \text{ V}, I_D = -2 \text{ A}, T_J = 125 ^{\circ}\text{C}$                                                        |      | 77       | 120       |          |
|                                             |                                                   | $V_{GS} = -2.5 \text{ V}, \qquad I_D = -1.7 \text{A},$                                                                           |      | 82       | 110       |          |
| I <sub>D(on)</sub>                          | On–State Drain Current                            | $V_{GS} = -4.5 \text{ V},  V_{DS} = -5 \text{ V}$                                                                                | -5   |          |           | Α        |
| <b>g</b> FS                                 | Forward Transconductance                          | $V_{DS} = -4.5 \text{ V},  I_{D} = -2 \text{ A}$                                                                                 |      | 9        |           | S        |
| Dynamic                                     | : Characteristics                                 |                                                                                                                                  |      | ,        |           |          |
| 600                                         | Input Capacitance                                 | $V_{DS} = -10 \text{ V},  V_{GS} = 0 \text{ V},$                                                                                 |      | 779      |           | pF       |
| 175                                         | Output Capacitance                                | f = 1.0 MHz                                                                                                                      |      | 121      |           | pF       |
| 80                                          | Reverse Transfer Capacitance                      | <b>1</b> i                                                                                                                       |      | 56       |           | pF       |
| Switchin                                    | g Characteristics (Note 2)                        |                                                                                                                                  |      |          |           |          |
| t <sub>d(on)</sub>                          | Turn-On Delay Time                                | $V_{DD} = -10 \text{ V},  I_D = -1 \text{ A},$                                                                                   |      | 10       | 20        | ns       |
| t <sub>r</sub>                              | Turn-On Rise Time                                 | $V_{GS} = -4.5 \text{ V},  R_{GEN} = 6 \Omega$                                                                                   |      | 9        | 10        | ns       |
| t <sub>d(off)</sub>                         | Turn-Off Delay Time                               | -<br>                                                                                                                            |      | 27       | 43        | ns       |
| t <sub>f</sub>                              | Turn-Off Fall Time                                | -<br>                                                                                                                            |      | 11       | 20        | ns       |
| Qg                                          | Total Gate Charge                                 | $V_{DS} = -10V$ , $I_{D} = -3.5 A$ ,                                                                                             |      | 7.2      | 10        | nC       |
| Q <sub>gs</sub>                             | Gate-Source Charge                                | V <sub>GS</sub> = –4.5 V                                                                                                         |      | 1.7      |           | nC       |
| Q <sub>gd</sub>                             | Gate-Drain Charge                                 | -<br>                                                                                                                            |      | 1.5      |           | nC       |
| Drain-Se                                    | ource Diode Characteristics a                     | and Maximum Ratings                                                                                                              |      |          |           |          |
| ls s                                        | Maximum Continuous Drain–Source I                 |                                                                                                                                  |      |          | -0.42     | Α        |
| V <sub>SD</sub>                             | Drain–Source Diode Forward<br>Voltage             | V <sub>GS</sub> = 0 V, I <sub>S</sub> = -0.42 A (Note 2)                                                                         |      | -0.7     | -1.2      | V        |

1.  $R_{BJA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{BJC}$  is guaranteed by design while  $R_{BCA}$  is determined by the user's board design.





a. 250°C/W when mounted on a 0.02in° pad of 2 oz copper b. 270°C/W when mounted on a 0.001 in° pad of 2 oz copper

Scale 1:1 on letter size paper

2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty Cycle < 2.0%

# **Typical Characteristics**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

# **Typical Characteristics**





Figure 7. Gate Charge Characteristics.







Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design.

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ SILENT SWITCHER® UniFET™ FACT Quiet Series™ OCX™ ActiveArray<sup>™</sup> GlobalOptoisolator™  $\mathsf{OCXPro}^\mathsf{TM}$ SMART START™ **VCX™**  $\mathsf{OPTOLOGIC}^{\mathbb{B}}$ Bottomless™  $\mathsf{GTO^{\mathsf{TM}}}$ SPM™ Wire™ Build it Now™ HiSeC™ OPTOPLANAR™ Stealth™  $I^2C^{TM}$ SuperFET™ CoolFETTM **PACMAN™** i-Lo™ CROSSVOLT™ РОР™ SuperSOT™-3 SuperSOT™-6 Power247™ DOME™ ImpliedDisconnect™ SuperSOT™-8 PowerEdge™ EcoSPARK™ IntelliMAX™ E<sup>2</sup>CMOS™ ISOPLANAR™ PowerSaver™ SyncFET™  $\mathsf{PowerTrench}^{\mathbb{R}}$ EnSigna™ LittleFET™ ТСМ™ FACT<sup>®</sup> MICROCOUPLER™ QFET® TinyBoost™  $\mathsf{FAST}^{\mathbb{R}}$ QS<sup>TM</sup> TinyBuck™ MicroFET™ MicroPak™ FASTr™ QT Optoelectronics™ TinyPWM™ TinyPower™ **FPSTM** MICROWIRE™ Quiet Series™ FRFET™ MSX™ RapidConfigure™ TinyLogic<sup>®</sup> MSXPro™ RapidConnect™ TINYOPTO™ Across the board. Around the world.™ µSerDes™ TruTranslation™ The Power Franchise® ScalarPump™ UHC®

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; REITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

Programmable Active Droop™

**LIFE SUPPORT POLICY**FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

### As used herein:

 Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

# PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. I22