# Designer's Data Sheet SWITCHMODE™

## NPN Bipolar Power Transistor For Switching Power Supply Applications

The MJE/MJF13007 is designed for high–voltage, high–speed power switching inductive circuits where fall time is critical. It is particularly suited for 115 and 220 V switchmode applications such as Switching Regulators, Inverters, Motor Controls, Solenoid/Relay drivers and Deflection circuits.

- VCEO(sus) 400 V
- Reverse Bias SOA with Inductive Loads @ T<sub>C</sub> = 100°C
- 700 V Blocking Capability
- SOA and Switching Applications Information
- Two Package Choices: Standard TO-220 or Isolated TO-220
- MJF13007 is UL Recognized to 3500 V<sub>RMS</sub>, File #E69369

#### MAXIMUM RATINGS

| Rating                                                                                                                                                                                                           | Symbol                            | MJE13007    | MJF13007             | Unit          |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------|----------------------|---------------|--|--|
| Collector–Emitter Sustaining Voltage                                                                                                                                                                             | VCEO                              | 400         |                      | Vdc           |  |  |
| Collector–Emitter Breakdown Voltage                                                                                                                                                                              | VCES                              | 700         |                      | Vdc           |  |  |
| Emitter-Base Voltage                                                                                                                                                                                             | VEBO                              | 9.0         |                      | Vdc           |  |  |
| Collector Current — Continuous<br>— Peak (1)                                                                                                                                                                     | IC<br>ICM                         | 8.0<br>16   |                      | Adc           |  |  |
| Base Current — Continuous<br>— Peak (1)                                                                                                                                                                          | I <sub>B</sub><br>I <sub>BM</sub> | 4.0<br>8.0  |                      | Adc           |  |  |
| Emitter Current — Continuous<br>— Peak (1)                                                                                                                                                                       | I <sub>E</sub><br>IEM             | 12<br>24    |                      | Adc           |  |  |
| RMS Isolation Voltage<br>(for 1 sec, R.H. < 30%, T <sub>A</sub> = 25°C)<br>Test No. 1 Per Fig. 15<br>Test No. 2 Per Fig. 16<br>Test No. 3 Per Fig. 17<br>Proper strike and creepage distance must<br>be provided | VISOL                             | <br>        | 4500<br>3500<br>1500 | V             |  |  |
| Total Device Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C                                                                                                                                            | PD                                | 80<br>0.64  | 40*<br>0.32          | Watts<br>W/°C |  |  |
| Operating and Storage Temperature                                                                                                                                                                                | TJ, T <sub>stg</sub>              | – 65 to 150 |                      | °C            |  |  |

#### THERMAL CHARACTERISTICS

| Thermal Resistance<br>— Junction to Case<br>— Junction to Ambient                | R <sub>θJC</sub><br>R <sub>θJA</sub> | 1.56<br>62.5 | 3.12<br>62.5 | °C/W |
|----------------------------------------------------------------------------------|--------------------------------------|--------------|--------------|------|
| Maximum Lead Temperature for Soldering<br>Purposes: 1/8" from Case for 5 Seconds | тլ                                   | 260          |              | °C   |

(1) Pulse Test: Pulse Width = 5.0 ms, Duty Cycle  $\leq$  10%.

\*Measurement made with thermocouple contacting the bottom insulated mountign surface of the package (in a location beneath the die), the device mounted on a heatsink with thermal grease applied at a mounting torque of 6 to 8•lbs.

**Designer's Data for "Worst Case" Conditions** — The Designer's Data Sheet permits the design of most circuits entirely from the information presented. SOA Limit curves — representing boundaries on device characteristics — are given to facilitate "worst case" design.

Designer's and SWITCHMODE are trademarks of Motorola, Inc.

# MJE13007 MJF13007

POWER TRANSISTOR 8.0 AMPERES 400 VOLTS 80/40 WATTS







#### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted)

|                                                                                                                                                                                                                                    | Characteristic                                                                         |                                                 | Symbol               | Min          | Тур          | Max                      | Unit |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------|----------------------|--------------|--------------|--------------------------|------|--|
| OFF CHARACTERISTIC                                                                                                                                                                                                                 | S                                                                                      |                                                 |                      |              |              |                          |      |  |
| Collector–Emitter Susta $(I_{C} = 10 \text{ mA}, I_{B} = 0)$                                                                                                                                                                       | ining Voltage                                                                          |                                                 | VCEO(sus)            | 400          | _            | _                        | Vdc  |  |
| Collector Cutoff Current<br>(V <sub>CES</sub> = 700 Vdc)<br>(V <sub>CES</sub> = 700 Vdc, T <sub>C</sub>                                                                                                                            |                                                                                        |                                                 | ICES                 |              |              | 0.1<br>1.0               | mAdc |  |
| Emitter Cutoff Current<br>(V <sub>EB</sub> = 9.0 Vdc, I <sub>C</sub> =                                                                                                                                                             | 0)                                                                                     |                                                 | IEBO                 | _            | -            | 100                      | μAdc |  |
| SECOND BREAKDOWN                                                                                                                                                                                                                   |                                                                                        |                                                 |                      |              |              |                          |      |  |
| Second Breakdown Col                                                                                                                                                                                                               | lector Current with Base Forward I                                                     | Biased                                          | I <sub>S/b</sub>     |              | See Fig      | gure 6                   |      |  |
| Clamped Inductive SOA                                                                                                                                                                                                              | bed Inductive SOA with Base Reverse Biased                                             |                                                 |                      | See Figure 7 |              |                          |      |  |
| ON CHARACTERISTIC                                                                                                                                                                                                                  | 6                                                                                      |                                                 |                      |              |              |                          |      |  |
| DC Current Gain<br>( $I_C = 2.0 \text{ Adc}, V_{CE} =$<br>( $I_C = 5.0 \text{ Adc}, V_{CE} =$                                                                                                                                      |                                                                                        |                                                 | hFE                  | 8.0<br>5.0   |              | 40<br>30                 | -    |  |
| $\label{eq:constraint} \begin{array}{l} \mbox{Collector-Emitter Satur} & (I_C = 2.0 \mbox{ Adc}, I_B = 0. \\ (I_C = 5.0 \mbox{ Adc}, I_B = 1. \\ (I_C = 8.0 \mbox{ Adc}, I_B = 2. \\ (I_C = 5.0 \mbox{ Adc}, I_B = 1. \end{array}$ | 4 Adc)<br>0 Adc)<br>0 Adc)                                                             |                                                 | V <sub>CE(sat)</sub> |              | <br>         | 1.0<br>2.0<br>3.0<br>3.0 | Vdc  |  |
| $\begin{array}{l} \text{Base-Emitter Saturatio}\\ (I_C=2.0 \text{ Adc}, I_B=0.\\ (I_C=5.0 \text{ Adc}, I_B=1.\\ (I_C=5.0 \text{ Adc}, I_B=1. \end{array}$                                                                          | 4 Adc)<br>0 Adc)                                                                       |                                                 | V <sub>BE(sat)</sub> |              |              | 1.2<br>1.6<br>1.5        | Vdc  |  |
| DYNAMIC CHARACTER                                                                                                                                                                                                                  | ISTICS                                                                                 |                                                 |                      |              |              |                          | ĩ    |  |
| Current–Gain — Bandw<br>(I <sub>C</sub> = 500 mAdc, V <sub>CE</sub>                                                                                                                                                                | vidth Product<br>= 10 Vdc, f = 1.0 MHz)                                                |                                                 | fΤ                   | 4.0          | 14           | _                        | MHz  |  |
| Output Capacitance $(V_{CB} = 10 \text{ Vdc}, I_E = 0)$                                                                                                                                                                            | 0, f = 0.1 MHz)                                                                        |                                                 | C <sub>ob</sub>      | _            | 80           | —                        | pF   |  |
| Collector to Heatsink Ca                                                                                                                                                                                                           | apacitance, MJF13007                                                                   |                                                 | C <sub>c-hs</sub>    | _            | 3.0          | —                        | pF   |  |
| SWITCHING CHARACTE                                                                                                                                                                                                                 | ERISTICS                                                                               |                                                 |                      |              |              |                          |      |  |
| Resistive Load (Table                                                                                                                                                                                                              | 1)                                                                                     |                                                 |                      |              |              |                          |      |  |
| Delay Time                                                                                                                                                                                                                         |                                                                                        |                                                 | <sup>t</sup> d       | _            | 0.025        | 0.1                      | μs   |  |
| Rise Time                                                                                                                                                                                                                          | $(V_{CC} = 125 \text{ Vdc}, \text{ I}_{C} = 5.0 \text{ A},$                            |                                                 | tr                   | —            | 0.5          | 1.5                      |      |  |
| Storage Time                                                                                                                                                                                                                       | $I_{B1} = I_{B2} = 1.0 \text{ A}, t_p = 25 \ \mu\text{s},$<br>Duty Cycle $\le 1.0\%$ ) |                                                 | t <sub>S</sub>       | —            | 1.8          | 3.0                      | ]    |  |
| Fall Time                                                                                                                                                                                                                          | 1                                                                                      |                                                 | t <sub>f</sub>       | —            | 0.23         | 0.7                      | -    |  |
| Inductive Load, Clamp                                                                                                                                                                                                              | bed (Table 1)                                                                          |                                                 |                      | -            | -            | -                        | -    |  |
| Voltage Storage Time                                                                                                                                                                                                               | $V_{CC}$ = 15 Vdc, I <sub>C</sub> = 5.0 A<br>$V_{clamp}$ = 300 Vdc                     | T <sub>C</sub> = 25°C<br>T <sub>C</sub> = 100°C | t <sub>SV</sub>      |              | 1.2<br>1.6   | 2.0<br>3.0               | μs   |  |
| Crossover Time                                                                                                                                                                                                                     | $I_{B(on)} = 1.0 \text{ A}, I_{B(off)} = 2.5 \text{ A}$<br>$L_{C} = 200 \mu\text{H}$   | $T_{C} = 25^{\circ}C$ $T_{C} = 100^{\circ}C$    | t <sub>c</sub>       | —            | 0.15<br>0.21 | 0.30<br>0.50             | μs   |  |
| Fall Time                                                                                                                                                                                                                          | 1                                                                                      | T <sub>C</sub> = 25°C<br>T <sub>C</sub> = 100°C | t <sub>fi</sub>      | —            | 0.04<br>0.10 | 0.12<br>0.20             | μs   |  |

\* Pulse Test: Pulse Width  $\leq$  300 µs, Duty Cycle  $\leq$  2.0%.



Figure 1. Base–Emitter Saturation Voltage

Figure 2. Collector-Emitter Saturation Voltage









Figure 5. Capacitance





Figure 8. Forward Bias Power Derating

There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate  $I_C - V_{CE}$  limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate.

The data of Figure 6 is based on  $T_C = 25^{\circ}C$ ;  $T_{J(pk)}$  is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated when  $T_C \ge 25^{\circ}C$ . Second breakdown limitations do not derate the same as thermal limitations. Allowable current at the voltages shown on Figure 6 may be found at any case temperature by using the appropriate curve on Figure 8.

At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown.

Use of reverse biased safe operating area data (Figure 7) is discussed in the applications information section.



Figure 9. Typical Thermal Response for MJE13007



Figure 10. Typical Thermal Response for MJF13007

#### SPECIFICATION INFORMATION FOR SWITCHMODE APPLICATIONS

#### INTRODUCTION

The primary considerations when selecting a power transistor for SWITCHMODE applications are voltage and current ratings, switching speed, and energy handling capability. In this section, these specifications will be discussed and related to the circuit examples illustrated in Table 2.(1)

#### **VOLTAGE REQUIREMENTS**

Both blocking voltage and sustaining voltage are important in SWITCHMODE applications.

Circuits B and C in Table 2 illustrate applications that require high blocking voltage capability. In both circuits the switching transistor is subjected to voltages substantially higher than V<sub>CC</sub> after the device is completely off (see load line diagrams at I<sub>C</sub> = I<sub>Ieakage</sub>  $\approx$  0 in Table 2). The blocking capability at this point depends on the base to emitter conditions and the device junction temperature. Since the highest device capability occurs when the base to emitter junction is reverse biased (V<sub>CEV</sub>), this is the recommended and specified use condition. Maximum I<sub>CEV</sub> at rated V<sub>CEV</sub> is specified at a relatively low reverse bias (1.5 Volts) both at

25°C and 100°C. Increasing the reverse bias will give some improvement in device blocking capability.

The sustaining or active region voltage requirements in switching applications occur during turn–on and turn–off. If the load contains a significant capacitive component, high current and voltage can exist simultaneously during turn–on and the pulsed forward bias SOA curves (Figure 6) are the proper design limits.

For inductive loads, high voltage and current must be sustained simultaneously during turn–off, in most cases, with the base to emitter junction reverse biased. Under these conditions the collector voltage must be held to a safe level at or below a specific value of collector current. This can be accomplished by several means such as active clamping, RC snubbing, load line shaping, etc. The safe level for these devices is specified as a Reverse Bias Safe Operating Area (Figure 7) which represents voltage–current conditions that can be sustained during reverse biased turn–off. This rating is verified under clamped conditions so that the device is never subjected to an avalanche mode.

 For detailed information on specific switching applications, see Motorola Application Note AN719, AN873, AN875, AN951.





#### VOLTAGE REQUIREMENTS (continued)

In the four application examples (Table 2) load lines are shown in relation to the pulsed forward and reverse biased SOA curves.

In circuits A and D, inductive reactance is clamped by the diodes shown. In circuits B and C the voltage is clamped by the output rectifiers, however, the voltage induced in the primary leakage inductance is not clamped by these diodes and could be large enough to destroy the device. A snubber network or an additional clamp may be required to keep the turn–off load line within the Reverse Bias SOA curve.

Load lines that fall within the pulsed forward biased SOA curve during turn-on and within the reverse bias SOA curve during turn-off are considered safe, with the following assumptions:

- (1) The device thermal limitations are not exceeded.
- (2) The turn–on time does not exceed 10  $\mu$ s (see standard pulsed forward SOA curves in Figure 6).
- (3) The base drive conditions are within the specified limits shown on the Reverse Bias SOA curve (Figure 7).

#### **CURRENT REQUIREMENTS**

An efficient switching transistor must operate at the required current level with good fall time, high energy handling capability and low saturation voltage. On this data sheet, these parameters have been specified at 5.0 amperes which represents typical design conditions for these devices. The current drive requirements are usually dictated by the  $V_{CE(sat)}$  specification because the maximum saturation voltage is specified at a forced gain condition which must be duplicated or exceeded in the application to control the saturation voltage.

#### SWITCHING REQUIREMENTS

In many switching applications, a major portion of the transistor power dissipation occurs during the fall time ( $t_{fj}$ ). For this reason considerable effort is usually devoted to reducing the fall time. The recommended way to accomplish this is to reverse bias the base–emitter junction during turn–off. The reverse biased switching characteristics for inductive loads are shown in Figures 13 and 14 and resistive loads in Figures 11 and 12. Usually the inductive load components will be the dominant factor in SWITCHMODE applications and the inductive switching data will more closely represent the device performance in actual application. The inductive switching characteristics are derived from the same circuit used to specify the reverse biased SOA curves, (see Table 1) providing correlation between test procedures and actual use conditions.

#### SWITCHING TIME NOTES

In resistive switching circuits, rise, fall, and storage times have been defined and apply to both current and voltage waveforms since they are in phase. However, for inductive loads which are common to SWITCHMODE power supplies and any coil driver, current and voltage waveforms are not in phase. Therefore, separate measurements must be made on each waveform to determine the total switching time. For this reason, the following new terms have been defined.

 $t_{SV}$  = Voltage Storage Time, 90% IB1 to 10% V<sub>clamp</sub>

t<sub>rv</sub> = Voltage Rise Time, 10–90% V<sub>clamp</sub>

tfi = Current Fall Time, 90-10% IC

t<sub>ti</sub> = Current Tail, 10–2% IC

t<sub>C</sub> = Crossover Time, 10% V<sub>clamp</sub> to 10% I<sub>C</sub>

An enlarged portion of the turn–off waveforms is shown in Figure 13 to aid in the visual identity of these terms. For the designer, there is minimal switching loss during storage time and the predominant switching power losses occur during the crossover interval and can be obtained using the standard equation from AN222A:

#### $P_{SWT} = 1/2 V_{CCIC}(t_C) f$

Typical inductive switching times are shown in Figure 14. In general,  $t_{TV} + t_{fi} \cong t_C$ . However, at lower test currents this relationship may not be valid.

As is common with most switching transistors, resistive switching is specified at 25°C and has become a benchmark for designers. However, for designers of high frequency converter circuits, the user oriented specifications which make this a "SWITCHMODE" transistor are the inductive switching speeds ( $t_c$  and  $t_{sv}$ ) which are guaranteed at 100°C.



### SWITCHING PERFORMANCE



#### MOUNTED FULLY ISOLATED MOUNTED FULLY ISOLATED MOUNTED FULLY ISOLATED CLIP CLIP PACKAGE PACKAGE PACKAGE 0.107" MIN 0.107" MIN LEADS LEADS I FADS HEATSINK HEATSINK HEATSINK 0.110" MIN Figure 15. Screw or Clip Mounting Position Figure 16. Clip Mounting Position Figure 17. Screw Mounting Position for Isolation Test Number 1 for Isolation Test Number 2 for Isolation Test Number 3 \* Measurement made between leads and heatsink with all leads shorted together

MOUNTING INFORMATION



#### **TEST CONDITIONS FOR ISOLATION TESTS\***

\*\* For more information about mounting power semiconductors see Application Note AN1040.

#### PACKAGE DIMENSIONS



#### How to reach us:

USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447

JAPAN: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, Toshikatsu Otsuki, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 03–3521–8315

MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE (602) 244–6609 INTERNET: http://Design-NET.com

 $\Diamond$ 

HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298

