TOSHIBA Power MOS FET Module Silicon P Channel MOS Type (L<sup>2</sup>-π-MOSV 4 in 1)

# **MP4208**

High Power High Speed Switching Applications.

Hammer Drive, Pulse Motor Drive and Inductive Load Switching.

- -4 V gate drive available
- Small package by full molding (SIP 10 pin)
- High drain power dissipation (4 devices operation) :  $P_T = 4 W (Ta = 25^{\circ}C)$
- Low drain-source ON resistance: RDS (ON) =  $0.2 \Omega$  (typ.)
- Low leakage current: IGSS =  $\pm 10 \ \mu A \ (max) \ (V_{GS} = \pm 16 \ V)$ IDSS =  $-100 \ \mu A \ (max) \ (V_{DS} = -60 \ V)$
- Enhancement-mode:  $V_{th} = -0.8$  to -2.0 V (I<sub>D</sub> = -1 mA)

#### Maximum Ratings (Ta = 25°C)

| Characteristics                            | Symbol           | Rating     | Unit         |  |
|--------------------------------------------|------------------|------------|--------------|--|
| Drain-source voltage                       | V <sub>DSS</sub> | -60        | V            |  |
| Gate-source voltage                        | V <sub>GSS</sub> | ±20        | V            |  |
| Drain current                              | I <sub>D</sub>   | -5         | А            |  |
| Peak drain current                         | I <sub>DP</sub>  | -10        | А            |  |
| Drain power dissipation                    | Po               | 2.0        | \ <b>\</b> / |  |
| (1 device operation, Ta = 25°C)            | ۲D               | 2.0        | vv           |  |
| Drain power dissipation                    | Por              | 4.0        | \ <b>\</b> / |  |
| (4 devices operation, Ta = $25^{\circ}$ C) | FDI              | 4.0        | vv           |  |
| Channel temperature                        | T <sub>ch</sub>  | 150        | °C           |  |
| Storage temperature range                  | T <sub>stg</sub> | -55 to 150 | °C           |  |

Industrial Applications



Weight: 2.1 g (typ.)

### **Array Configuration**



#### **Thermal Characteristics**

| Characteristics                                    | Symbol                  | Max  | Unit |  |
|----------------------------------------------------|-------------------------|------|------|--|
| Thermal resistance of channel to ambient           | ΣR <sub>th (ch-a)</sub> | 31.3 | °C/W |  |
| (4 devices operation, Ta = 25°C)                   |                         |      |      |  |
| Maximum lead temperature for<br>soldering purposes | TL                      | 260  | °C   |  |
| (3.2 mm from case for 10 s)                        |                         |      |      |  |

This Transistor is an Electrostatic Sensitive Device. Please Handle with Caution.

## Electrical Characteristics (Ta = 25°C)

| Chara                                              | acteristics                                                              | Symbol               | Test Condition                                                                                                                      | Min  | Тур. | Max  | Unit |  |
|----------------------------------------------------|--------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|--|
| Gate leakage cur                                   | rent                                                                     | I <sub>GSS</sub>     | $V_{GS}$ = ±16 V, $V_{DS}$ = 0 V                                                                                                    | _    | _    | ±10  | μA   |  |
| Drain cut-off curre                                | ent                                                                      | I <sub>DSS</sub>     | $V_{DS}$ = -60 V, $V_{GS}$ = 0 V                                                                                                    | —    | _    | -100 | μA   |  |
| Drain-source brea                                  | akdown voltage                                                           | V (BR) DSS           | $I_{\rm D}$ = -10 mA, $V_{\rm GS}$ = 0 V                                                                                            | -60  | _    | —    | V    |  |
| Gate threshold voltage                             |                                                                          | V <sub>th</sub>      | V <sub>DS</sub> = -10 V, I <sub>D</sub> = -1 mA                                                                                     | -0.8 | _    | -2.0 | V    |  |
| Forward transfer                                   | admittance                                                               | Y <sub>fs</sub>      | V <sub>DS</sub> = -10 V, I <sub>D</sub> = -2.5 A                                                                                    | 1    | 3    | _    | S    |  |
| Drain-source ON resistance                         |                                                                          | R <sub>DS (ON)</sub> | $I_{\rm D}$ = -2.5 A, $V_{\rm GS}$ = -4 V                                                                                           | _    | 0.3  | 0.5  | 0    |  |
|                                                    |                                                                          | R <sub>DS (ON)</sub> | I <sub>D</sub> = -2.5 A, V <sub>GS</sub> = -10 V                                                                                    | _    | 0.2  | 0.3  | Ω    |  |
| Input capacitance                                  | nput capacitance $C_{iss}$ $V_{DS} = -10 V$ , $V_{GS} = 0 V$ , f = 1 MHz |                      | $V_{DS}$ = -10 V, $V_{GS}$ = 0 V, f = 1 MHz                                                                                         | _    | 630  | _    | pF   |  |
| Reverse transfer capacitance                       |                                                                          | C <sub>rss</sub>     | $V_{DS}$ = -10 V, $V_{GS}$ = 0 V, f = 1 MHz                                                                                         | _    | 95   | _    | pF   |  |
| Output capacitance                                 |                                                                          | C <sub>oss</sub>     | $V_{DS}$ = -10 V, $V_{GS}$ = 0 V, f = 1 MHz                                                                                         | _    | 290  | _    | pF   |  |
| Switching time                                     | Rise time                                                                | tr                   | $V_{GS}$<br>-10 V<br>$U_{DD} \approx -30$ V<br>$V_{IN}$ : t <sub>r</sub> , t <sub>f</sub> < 5 ns, duty ≤ 1%, t <sub>w</sub> = 10 µs | _    | 25   | _    |      |  |
|                                                    | Turn-on time                                                             | t <sub>on</sub>      |                                                                                                                                     | _    | 45   | _    | 20   |  |
|                                                    | Fall time                                                                | t <sub>f</sub>       |                                                                                                                                     | _    | 55   | _    | ns   |  |
|                                                    | Turn-off time                                                            | t <sub>off</sub>     |                                                                                                                                     | _    | 200  | _    |      |  |
| Total gate charge<br>(gate-source plus gate-drain) |                                                                          | Qg                   | I <sub>D</sub> = −5 A, V <sub>GS</sub> = −10 V, V <sub>DD</sub> ≈ 48 V                                                              | _    | 22   | _    | nC   |  |
| Gate-source charge                                 |                                                                          | Q <sub>gs</sub>      |                                                                                                                                     | _    | 16   | _    | nC   |  |
| Gate-drain ("miller") charge                       |                                                                          | Q <sub>gd</sub>      |                                                                                                                                     | _    | 6    | _    | nC   |  |

### Source-Drain Diode Ratings and Characteristics (Ta = 25°C)

| Characteristics            | Symbol           | Test Condition                  | Min | Тур. | Max | Unit |
|----------------------------|------------------|---------------------------------|-----|------|-----|------|
| Drain reverse current      | I <sub>DR</sub>  | —                               | —   | —    | -5  | А    |
| Peak drain reverse current | I <sub>DRP</sub> | _                               | _   | _    | -10 | А    |
| Diode forward voltage      | V <sub>DSF</sub> | $I_{DR}$ = -5 A, $V_{GS}$ = 0 V | —   | 1.0  | 2.0 | V    |
| Reverse recovery time      | t <sub>rr</sub>  | $I_{DR}$ = -5 A, $V_{GS}$ = 0 V | —   | 80   | —   | ns   |
| Reverse recovery charge    | Q <sub>rr</sub>  | dI <sub>DR</sub> /dt = −50 A/µs | _   | 0.1  | _   | μC   |

# **TOSHIBA**













## **TOSHIBA**





Dynamic Input/Output Characteristics -50 -20 Common source ID = -5 A S Tc = 25°C S 16 -4( Drain-source voltage VDS VGS VDS -30 12 VDD = -48 \ Gate-source voltage 24 V -20 -8 -10 VGS 0 16 24 32 40 0 8 Total gate charge Qg (nC)











P<sub>T</sub> – Ta





#### **RESTRICTIONS ON PRODUCT USE**

- TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property.
  In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc..
- The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc.. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk.
- The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA CORPORATION for any infringements of intellectual property or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any intellectual property or other rights of TOSHIBA CORPORATION or others.
- The information contained herein is subject to change without notice.